AT90PWM2B-16SE ATMEL [ATMEL Corporation], AT90PWM2B-16SE Datasheet - Page 37

no-image

AT90PWM2B-16SE

Manufacturer Part Number
AT90PWM2B-16SE
Description
8-bit Microcontroller with 8K Bytes In-System Programmable Flash
Manufacturer
ATMEL [ATMEL Corporation]
Datasheet
7.9
7.10
4317J–AVR–08/10
Clock Output Buffer
System Clock Prescaler
Figure 7-6.
Table 7-10.
When this clock source is selected, start-up times are determined by the SUT Fuses as shown in
Table
Table 7-11.
When applying an external clock, it is required to avoid sudden changes in the applied clock fre-
quency to ensure stable operation of the MCU. A variation in frequency of more than 2% from
one clock cycle to the next can lead to unpredictable behavior. It is required to ensure that the
MCU is kept in Reset during such changes in the clock frequency.
Note that the System Clock Prescaler can be used to implement run-time changes of the internal
clock frequency while still ensuring stable operation. Refer to
37
When the CKOUT Fuse is programmed, the system Clock will be output on CLKO. This mode is
suitable when chip clock is used to drive other circuits on the system. The clock will be output
also during reset and the normal operation of I/O pin will be overridden when the fuse is pro-
grammed. Any clock source, including internal RC Oscillator, can be selected when CLKO
serves as clock output. If the System Clock Prescaler is used, it is the divided system clock that
is output (CKOUT Fuse programmed).
The AT90PWM2/2B/3/3B system clock can be divided by setting the Clock Prescale Register –
CLKPR. This feature can be used to decrease power consumption when the requirement for
processing power is low. This can be used with all clock source options, and it will affect the
clock frequency of the CPU and all synchronous peripherals. clk
are divided by a factor as shown in
CKSEL3..0
0000
SUT1..0
for details.
00
01
10
11
7-11.
Start-up Time from Power-
External Clock Drive Configuration
External Clock Frequency
Start-up Times for the External Clock Selection
down and Power-save
6 CK
6 CK
6 CK
External
Table
Signal
Clock
Frequency Range
0 - 16 MHz
NC
7-12.
Additional Delay from
Reset (V
Reserved
14CK + 4.1 ms
14CK + 65 ms
14CK
CC
AT90PWM2/3/2B/3B
= 5.0V)
“System Clock Prescaler” on page
XTAL2
XTAL1
GND
I/O
, clk
BOD enabled
Fast rising power
Slowly rising power
ADC
Recommended Usage
, clk
CPU
, and clk
FLASH
37

Related parts for AT90PWM2B-16SE