24LC01B-MT MicrochipTechnology, 24LC01B-MT Datasheet - Page 5

no-image

24LC01B-MT

Manufacturer Part Number
24LC01B-MT
Description
1K/2KI2CSerialEEPROMsinISOMicromodules
Manufacturer
MicrochipTechnology
Datasheet
4.0
4.1
After generating a START condition, the bus master
transmits the slave address consisting of a 4-bit device
code (1010) for the 24LC01B/02B, followed by three
FIGURE 4-1:
FIGURE 5-1:
FIGURE 5-2:
don't care bits.
The eighth bit of slave address determines if the master
device wants to read or write to the 24LC01B/02B
(Figure 4-1).
The 24LC01B/02B monitors the bus for its correspond-
ing slave address all the time. It generates an acknowl-
edge bit if the slave address was true, and it is not in a
programming mode.
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
1997 Microchip Technology Inc.
X = Don’t care
Operation
1
Read
Write
BUS ACTIVITY
MASTER
SDA LINE
BUS ACTIVITY
START
BUS CHARACTERISTICS
Slave Address
0
SLAVE ADDRESS
CONTROL BYTE
ALLOCATION
1
BYTE WRITE
PAGE WRITE
Control
S
S
T
A
R
T
Code
1010
1010
S
T
A
R
T
S
0
CONTROL
CONTROL
BYTE
X
BYTE
Select
READ/WRITE
Chip
XXX
XXX
X
A
C
K
R/W
X
ADDRESS (n)
R/W
1
0
WORD
A
A
C
K
24LC01B/02B Modules
ADDRESS
A
C
K
WORD
5.0
5.1
Following the start signal from the master, the device
code (4 bits), the don't care bits (3 bits), and the R/W
bit, which is a logic low, is placed onto the bus by the
master transmitter. This indicates to the addressed
slave receiver that a byte with a word address will follow
after it has generated an acknowledge bit during the
ninth clock cycle. Therefore, the next byte transmitted
by the master is the word address and will be written
into the address pointer of the 24LC01B/02B. After
receiving another acknowledge signal from the
24LC01B/02B, the master device will transmit the data
word to be written into the addressed memory location.
The 24LC01B/02B acknowledges again and the master
generates a stop condition. This initiates the internal
write cycle, and during this time the 24LC01B/02B will
not generate acknowledge signals (Figure 5-1).
5.2
The write control byte, word address, and the first data
byte are transmitted to the 24LC01B/02B in the same
way as in a byte write. But instead of generating a stop
condition, the master transmits up to eight data bytes to
the 24LC01B/02B, which are temporarily stored in the
on-chip page buffer and will be written into the memory
after the master has transmitted a stop condition. After
the receipt of each word, the three lower order address
pointer bits are internally incremented by one. The
higher order five bits of the word address remains con-
stant. If the master should transmit more than eight
words prior to generating the stop condition, the
address counter will roll over and the previously
received data will be overwritten. As with the byte write
operation, once the stop condition is received an inter-
nal write cycle will begin (Figure 5-2).
DATA n
WRITE OPERATION
Byte Write
Page Write
A
C
K
A
C
K
DATAn + 1
DATA
A
C
K
DATAn + 7
DS21222A-page 5
A
C
K
P
S
T
O
P
A
C
K
S
T
O
P
P

Related parts for 24LC01B-MT