GS82032AGT-100 GSI [GSI Technology], GS82032AGT-100 Datasheet - Page 9

no-image

GS82032AGT-100

Manufacturer Part Number
GS82032AGT-100
Description
64K x 32 2Mb Synchronous Burst SRAM
Manufacturer
GSI [GSI Technology]
Datasheet
Notes:
1.
2.
3.
Rev: 1.12 10/2004
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
The diagram shows supported (tested) synchronous state transitions, plus supported transitions that depend upon the use of G.
Use of “Dummy Reads” (Read Cycles with G high) may be used to make the transition from Read cycles to Write cycles without passing
through a Deselect cycle. Dummy Read cycles increment the address counter just like normal Read cycles.
Transitions shown in gray assume G has been pulsed high long enough to turn the RAM’s drivers off and for incoming data to meet Data
Input Set Up Time.
X
X
CW
First Write
Burst Write
W
Simplified State Diagram with G
W
CW
9/22
W
CR
R
CR
R
Deselect
X
CW
W
CW
GS82032AT-180/166/150/133/100/66/4/5/6
W
R
CR
First Read
Burst Read
R
R
CR
X
X
© 2000, GSI Technology

Related parts for GS82032AGT-100