S5935TFC AMCC [Applied Micro Circuits Corporation], S5935TFC Datasheet - Page 142

no-image

S5935TFC

Manufacturer Part Number
S5935TFC
Description
PCI Product
Manufacturer
AMCC [Applied Micro Circuits Corporation]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5935TFC
Manufacturer:
AMCC
Quantity:
717
S5935 – PCI Product
FIFO PCI Bus Master Reads
For PCI read transfers (filling the PCI to Add-On
FIFO), read cycles are performed until one of the fol-
lowing occurs:
If the transfer count is not zero, GNT# remains
asserted, and AMREN is asserted, the FIFO continues
to read data from the PCI bus until there are no empty
locations in the PCI to Add-On FIFO. If the Add-On
can empty the FIFO as quickly as it can be filled from
the PCI bus, very long bursts are possible. The S5935
deasserts REQ# when it completes the access to fill
the last location in the FIFO. Once REQ# is deas-
serted, it will not be reasserted until the FIFO
management condition is met.
FIFO PCI Bus Master Writes
For PCI write transfers (emptying the Add-On to PCI
FIFO), write cycles are performed until one of the fol-
lowing occurs:
If the transfer count is not zero, GNT# remains
asserted, and AMWEN is asserted, The FIFO contin-
ues to write data to the PCI bus until there are is no
data in the Add-On to PCI FIFO. If the Add-On can fill
the FIFO as quickly as it can be emptied to the PCI
bus, very long bursts are possible. The S5935 deas-
serts REQ# when it completes the access to transfer
the last data in the FIFO. Once REQ# is deasserted, it
will not be reasserted until the FIFO management con-
dition is met.
Add-On Bus Interface
The FIFO register may be accessed in two ways from
the Add-On interface. It can be accessed through nor-
mal register accesses or directly with the RDFIFO#
and WRFIFO# inputs. In addition, the FIFO register
can also be accessed synchronous to BPCLK. The
Add-On interface also supports datapaths which are
not 32-bits. The method used to access the FIFO from
the Add-On interface is independent of whether the
FIFO is a PCI target or a PCI initiator.
142
DS1527
- Bus Master Read Transfer Count Register
- The PCI to Add-On FIFO is full
- GNT# is removed by the PCI bus arbiter
- AMREN is deasserted
- Bus Master Write Transfer Count Register
- The Add-On to PCI FIFO is empty
- GNT# is removed by the PCI bus arbiter
- AMWEN is deasserted
(MRTC), if used, reaches zero
(MWTC), if used, reaches zero
Add-On FIFO Register Accesses
The FIFO may be accessed from the Add-On interface
through the Add-On FIFO Port Register (AFIFO) read
or write. This is offset 20h in the Add-On Operation
Registers. This register is accessed synchronous to
BPCLK. To access the FIFO as a normal Add-On
Operation Register, ADR[6:2], BE[3:0]#, SELECT#,
and RD# or WR# are required.
Figure 7 shows a synchronous FIFO register burst
access. SELECT# must meet setup and hold times
relative to the rising edge of BPCLK. RD# and
SELECT# both asserted enables the DQ outputs, and
the first data location (data 0) in the FIFO is driven on
to the bus. The FIFO address and the byte enables
must be valid before valid data is driven onto the DQ
bus. Data 0 remains valid until the next rising edge of
BPCLK. The rising edge of BPCLK causes the FIFO
pointer to advance to the next location (data 1). The
next rising edge of BPCLK also advances the FIFO
pointer to the next location (data 2). The status outputs
reflect the FIFO condition after it advances, and are
updated off of the rising edge of BPCLK. When RD# or
SELECT# is deasserted, the DQ bus floats. The next
time a valid FIFO access occurs and RD# and
SELECT# are asserted, data 2 is presented on the DQ
bus (as there was no BPCLK edge to advance the
FIFO).
Add-On FIFO Direct Access Mode
Instead of generating an address, byte enables,
SELECT# and a RD# or WR# strobe for every FIFO
access, the S5935 allows a simple, direct access
mode. Using RDFIFO# and WRFIFO# is functionally
identical to performing a standard AFIFO Port Register
access, but requires less logic to implement. Accesses
to the FIFO register using the direct access signals are
always 32-bits wide. The only exception to this is when
the MODE pin is configured for 16-bit operation. In this
situation, all accesses are 16-bits wide. The RD# and
WR# inputs must be inactive when RDFIFO# or
WRFIFO# is active. The ADR[6:2] and BE[3:0]# inputs
are ignored. RDFIFO# and WRFIFO# act as enables
with BPCLK acting as the clock. A Synchronous inter-
face allows higher data rates.
Figure 8 shows a synchronous FIFO register direct
burst access using RDFIFO#. RDFIFO# acts as an
enable and the first data location (data 0) in the FIFO
is driven on to the bus when RDFIFO# is asserted.
Data 0 remains valid until the next rising edge of
BPCLK. The rising edge of BPCLK causes the FIFO
pointer to advance to the next location (data 1). The
next rising edge of BPCLK advances the FIFO pointer
to the next location (data 2). The status outputs reflect
Revision 1.02 – June 27, 2006
AMCC Confidential and Proprietary
Data Book

Related parts for S5935TFC