IS46TR16128A-125KBLA1-TR ISSI, IS46TR16128A-125KBLA1-TR Datasheet - Page 27

no-image

IS46TR16128A-125KBLA1-TR

Manufacturer Part Number
IS46TR16128A-125KBLA1-TR
Description
DRAM 2G, 1.5V, 1600MT/s 128Mx16 DDR3
Manufacturer
ISSI

Specifications of IS46TR16128A-125KBLA1-TR

Rohs
yes
Data Bus Width
16 bit
Organization
128 M x 16
Package / Case
FBGA-96
Memory Size
2 Gbit
Maximum Clock Frequency
933 MHz
Access Time
13.125 ns
Supply Voltage - Max
1.575 V
Supply Voltage - Min
1.425 V
Maximum Operating Current
70 mA
Maximum Operating Temperature
+ 95 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
diff_DQS
One Prime DQ:
All DQs are Prime:
Prime DQ
Late Remaining DQs
Early Remaining DQs
Late Remaining DQs
Early Remaining DQs
CMD
ODT
CK#
CK
IS43/46TR16128A, IS43/46TR16128AL,
IS43/46TR82560A, IS43/46TR82560AL
2.4.7.2 Procedure Description
The Memory controller initiates Leveling mode of all DRAMs by setting bit 7 of MR1 to 1. When entering write leveling mode, the
DQ pins are in undefined driving mode. During write leveling mode, only NOP or DESELECT commands are allowed, as well as
an MRS command to exit write leveling mode. Since the controller levels one rank at a time, the output of other ranks must be
disabled by setting MR1 bit A12 to 1.
The Controller may assert ODT after tMOD, at which time the DRAM is ready to accept the ODT signal.
The Controller may drive DQS low and DQS# high after a delay of tWLDQSEN, at which time the DRAM has applied on-die
termination on these signals. After tDQSL and tWLMRD, the controller provides a single DQS, DQS# edge which is used by the
DRAM to sample CK - CK# driven from controller. tWLMRD(max) timing is controller dependent.
DRAM samples CK - CK# status with rising edge of DQS - DQS# and provides feedback on all the DQ bits asynchronously after
tWLO timing. Either one or all data bits ("prime DQ bit(s)") provide the leveling feedback. The DRAM's remaining DQ bits are
driven Low statically after the first sampling procedure. There is a DQ output uncertainty of tWLOE defined to allow mismatch on
DQ bits. The tWLOE period is defined from the transition of the earliest DQ bit to the corresponding transition of the latest DQ
bit. There are no read strobes (DQS/DQS#) needed for these DQs. Controller samples incoming DQ and decides to increment
or decrement DQS - DQS# delay setting and launches the next DQS/DQS# pulse after some time, which is controller
dependent. Once a 0 to 1 transition is detected, the controller locks DQS - DQS# delay setting and write leveling is achieved for
the device. Figure 2.4.7.2 describes the timing diagram and parameters for the overall Write Leveling procedure.
Notes:
1.
2. MRS: Load MR1 to enter write leveling mode.
3. NOP: NOP or Deselect.
4. diff_DQS is the differential data strobe (DQS, DQS#). Timing reference points are the zero crossings. DQS is shown with solid line, DQS# is shown
5. CK, CK# : CK is shown with solid dark line, where as CK# is drawn with dotted line.
6. DQS, DQS# needs to fulfill minimum pulse width requirements tDQSH(min) and tDQSL(min) as defined for regular Writes; the max pulse width is
Integrated Silicon Solution, Inc. – www.issi.com –
Rev. 00A
11/14/2012
(5)
(4)
(1)
low, as shown in above Figure, and maintained at this state throughout the leveling procedure.
with dotted line.
system dependent.
DRAM has the option to drive leveling feedback on a prime DQ or all DQs. If feedback is driven only on one DQ, the remaining DQs must be driven
(2)
MRS
Figure 2.4.7.2 Write leveling sequence [DQS - DQS# is capturing CK-CK# low at T1 and CK-CK# high at T2]
(1)
(1)
tMOD
(3)
NOP
tWLDQSEN
tWLMRD
tWLMRD
NOP
NOP
tWLS
tDQSL
NOP
(6)
T1
tDQSH
NOP
(6)
tWLH
tWLO
tWLO
tWLO
tWLO
tWLO
NOP
tWLOE
NOP
tWLOE
tWLS
tDQSL
Driving Mode
Undefined
(6)
NOP
T2
tDQSH
(6)
tWLH
tWLO
tWLO
tWLO
NOP
Time Break
NOP
NOP
DON’T CARE
27

Related parts for IS46TR16128A-125KBLA1-TR