C8051F575-IMR Silicon Labs, C8051F575-IMR Datasheet - Page 14

no-image

C8051F575-IMR

Manufacturer Part Number
C8051F575-IMR
Description
8-bit Microcontrollers - MCU 50 MIPS 16 kB 2 kB SPI UART I2C
Manufacturer
Silicon Labs
Datasheet

Specifications of C8051F575-IMR

Rohs
yes
Core
8051
Processor Series
C8051
Data Bus Width
8 bit

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F575-IMR
Manufacturer:
SILICON
Quantity:
290
C8051F55x/56x/57x
SFR Definition 16.2. RSTSRC: Reset Source ............................................................ 141
SFR Definition 17.1. EMI0CN: External Memory Interface Control ............................ 145
SFR Definition 17.2. EMI0CF: External Memory Configuration .................................. 146
SFR Definition 17.3. EMI0TC: External Memory Timing Control ................................ 150
SFR Definition 18.1. CLKSEL: Clock Select ............................................................... 156
SFR Definition 18.2. OSCICN: Internal Oscillator Control .......................................... 158
SFR Definition 18.3. OSCICRS: Internal Oscillator Coarse Calibration ...................... 159
SFR Definition 18.4. OSCIFIN: Internal Oscillator Fine Calibration ............................ 159
SFR Definition 18.5. CLKMUL: Clock Multiplier .......................................................... 161
SFR Definition 18.6. OSCXCN: External Oscillator Control ........................................ 163
SFR Definition 19.1. XBR0: Port I/O Crossbar Register 0 .......................................... 174
SFR Definition 19.2. XBR1: Port I/O Crossbar Register 1 .......................................... 175
SFR Definition 19.3. XBR2: Port I/O Crossbar Register 1 .......................................... 176
SFR Definition 19.4. P0MASK: Port 0 Mask Register ................................................. 177
SFR Definition 19.5. P0MAT: Port 0 Match Register .................................................. 177
SFR Definition 19.6. P1MASK: Port 1 Mask Register ................................................. 178
SFR Definition 19.7. P1MAT: Port 1 Match Register .................................................. 178
SFR Definition 19.8. P2MASK: Port 2 Mask Register ................................................. 179
SFR Definition 19.9. P2MAT: Port 2 Match Register .................................................. 179
SFR Definition 19.10. P3MASK: Port 3 Mask Register ............................................... 180
SFR Definition 19.11. P3MAT: Port 3 Match Register ................................................ 180
SFR Definition 19.12. P0: Port 0 ................................................................................. 181
SFR Definition 19.13. P0MDIN: Port 0 Input Mode ..................................................... 182
SFR Definition 19.14. P0MDOUT: Port 0 Output Mode .............................................. 182
SFR Definition 19.15. P0SKIP: Port 0 Skip ................................................................. 183
SFR Definition 19.16. P1: Port 1 ................................................................................. 183
SFR Definition 19.17. P1MDIN: Port 1 Input Mode ..................................................... 184
SFR Definition 19.18. P1MDOUT: Port 1 Output Mode .............................................. 184
SFR Definition 19.19. P1SKIP: Port 1 Skip ................................................................. 185
SFR Definition 19.20. P2: Port 2 ................................................................................. 185
SFR Definition 19.21. P2MDIN: Port 2 Input Mode ..................................................... 186
SFR Definition 19.22. P2MDOUT: Port 2 Output Mode .............................................. 186
SFR Definition 19.23. P2SKIP: Port 2 Skip ................................................................. 187
SFR Definition 19.24. P3: Port 3 ................................................................................. 187
SFR Definition 19.25. P3MDIN: Port 3 Input Mode ..................................................... 188
SFR Definition 19.26. P3MDOUT: Port 3 Output Mode .............................................. 188
SFR Definition 19.27. P3SKIP: Port 3Skip .................................................................. 189
SFR Definition 19.28. P4: Port 4 ................................................................................. 189
SFR Definition 19.29. P4MDOUT: Port 4 Output Mode .............................................. 190
SFR Definition 20.1. LIN0ADR: LIN0 Indirect Address Register ................................. 198
SFR Definition 20.2. LIN0DAT: LIN0 Indirect Data Register ....................................... 198
SFR Definition 20.3. LIN0CF: LIN0 Control Mode Register ........................................ 199
SFR Definition 21.1. CAN0CFG: CAN Clock Configuration ........................................ 215
SFR Definition 22.1. SMB0CF: SMBus Clock/Configuration ...................................... 222
SFR Definition 22.2. SMB0CN: SMBus Control .......................................................... 224
14
Rev. 1.1

Related parts for C8051F575-IMR