CY7C1321CV18-167BZC Cypress Semiconductor Corp, CY7C1321CV18-167BZC Datasheet - Page 31

no-image

CY7C1321CV18-167BZC

Manufacturer Part Number
CY7C1321CV18-167BZC
Description
IC SRAM 18MBIT 167MHZ 165LFBGA
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1321CV18-167BZC

Format - Memory
RAM
Memory Type
SRAM - Synchronous, DDR II
Memory Size
18M (512K x 36)
Speed
167MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 70°C
Package / Case
165-LFBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1321CV18-167BZC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Document History Page
© Cypress Semiconductor Corporation, 2006-2007. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use
of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used
for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use
as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support
systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 001-07161 Rev. *B
QDR RAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress, IDT, NEC, Renesas, and Samsung. All product and company names mentioned in this document
are the trademarks of their respective holders.
Document Title: CY7C1317CV18/CY7C1917CV18/CY7C1319CV18/CY7C1321CV18, 18-Mbit DDR-II SRAM 4-Word
Burst Architecture
Document Number: 001-07161
REV.
*A
*B
**
ECN NO.
1523383 See ECN
433284
462615
See ECN
See ECN
ISSUE
DATE
VKN/AESA
ORIG. OF
CHANGE
NXR
NXR
DESCRIPTION OF CHANGE
New Data Sheet
Changed t
from 10 ns to 5 ns and changed t
Characteristics table
Modified Power-Up waveform
Converted from preliminary to final
Updated Logic Block diagram
Updated I
Changed DLL minimum operating frequency from 80MHz to 120MHz
Changed t
Modified Switching waveform
Modified footnotes 20 and 28
DD
TH
CYC
/I
and t
Revised September 26, 2007
SB
max spec to 8.4ns
specs
TL
from 40 ns to 20 ns, changed t
CY7C1317CV18, CY7C1917CV18
CY7C1319CV18, CY7C1321CV18
TDOV
from 20 ns to 10 ns in TAP AC Switching
TMSS
, t
TDIS
, t
CS
, t
TMSH
Page 31 of 31
, t
TDIH
, t
CH
[+] Feedback
[+] Feedback

Related parts for CY7C1321CV18-167BZC