PSD4235G2-90UI STMicroelectronics, PSD4235G2-90UI Datasheet - Page 62

no-image

PSD4235G2-90UI

Manufacturer Part Number
PSD4235G2-90UI
Description
IC FLASH 4MBIT 90NS 80TQFP
Manufacturer
STMicroelectronics
Datasheet

Specifications of PSD4235G2-90UI

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
90ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
80-TQFP, 80-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-1969

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PSD4235G2-90UI
Manufacturer:
TI
Quantity:
8 802
Part Number:
PSD4235G2-90UI
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
PSD4235G2-90UI
Manufacturer:
ST
0
Part Number:
PSD4235G2-90UI
0
Complex PLD (CPLD)
Figure 13. Macrocell and I/O port
18.1
62/129
Output macrocell (OMC)
Eight of the output macrocells (OMC) are connected to Ports A pins and are named as
McellA0-McellA7. The other eight macrocells are connected to Ports B pins and are named
as McellB0-McellB7.
The output macrocell (OMC) architecture is shown in
there are native product terms available from the AND Array, and borrowed product terms
available (if unused) from other output macrocells (OMC). The polarity of the product term is
controlled by the XOR gate. The output macrocell (OMC) can implement either sequential
logic, using the flip-flop element, or combinatorial logic. The multiplexer selects between the
sequential or combinatorial logic outputs. The multiplexer output can drive a port pin and
has a feedback path to the AND Array inputs.
The flip-flop in the output macrocell (OMC) block can be configured as a D, T, JK, or SR type
in the PSDsoft Express program. The flip-flop’s clock, preset, and clear inputs may be driven
from a product term of the AND Array. Alternatively, the external CLKIN (PD1) signal can be
used for the clock input to the flip-flop. The flip-flop is clocked on the rising edge of CLKIN
(PD1). The preset and clear are active high inputs. Each clear input can use up to two
product terms.
PRODUCT TERMS
MACROCELLS
FROM OTHER
PRODUCT TERM
PT CLEAR
GLOBAL
CLOCK
CLOCK
SELECT
ALLOCATOR
PRODUCT TERMS
PT
CLOCK
PT INPUT LATCH GATE/CLOCK
CPLD MACROCELLS
UP TO 10
POLARITY
SELECT
PT OUTPUT ENABLE ( OE )
MACROCELL FEEDBACK
I/O PORT INPUT
PT PRESET
CK
PR DI LD
D/T/JK FF
D/T
SELECT
MCU ADDRESS / DATA BUS
MCU DATA IN
CL
Q
MCU LOAD
SELECT
COMB.
/REG
CONTROL
MACROCELL
LOAD
OUT TO
DATA
MCU
Figure
ALE/AS
I/O PORTS
ADDRESS OUT
DATA
CPLD OUTPUT
WR
INPUT MACROCELLS
WR
PDR
LATCHED
14. As shown in the figure,
D
D
REG.
INPUT
DIR
Q
Q
MUX
SELECT
Q
Q D
D
G
PSD4235G2
AI04945
I/O PIN

Related parts for PSD4235G2-90UI