ATTINY20-EK1 Atmel, ATTINY20-EK1 Datasheet - Page 33

no-image

ATTINY20-EK1

Manufacturer Part Number
ATTINY20-EK1
Description
KIT EVAL TOUCH ATTINY20
Manufacturer
Atmel
Datasheet

Specifications of ATTINY20-EK1

Sensor Type
*
Sensing Range
*
Interface
*
Sensitivity
*
Voltage - Supply
*
Embedded
*
Utilized Ic / Part
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
TinyAVR
Kit Contents
Board
Svhc
No SVHC (15-Dec-2010)
Mcu Supported Families
ATtiny20
Tool / Board Applications
Microcontroller
Rohs Compliant
Yes
Tool Type
Development Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor To Be Evaluated
ATtiny20
Interface Type
Touch
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
8.3
8.3.1
8.4
8235B–AVR–04/11
Internal Voltage Reference
Watchdog Timer
Voltage Reference Enable Signals and Start-up Time
Figure 8-6.
ATtiny20 features an internal bandgap reference. This reference is used for Brown-out Detec-
tion, and it can be used as an input to the Analog Comparator or the ADC. The bandgap voltage
varies with supply voltage and temperature.
The voltage reference has a start-up time that may influence the way it should be used. The
start-up time is given in
reference is not always turned on. The reference is on during the following situations:
Thus, when the BOD is not enabled, after setting the ACBG bit or enabling the ADC, the user
must always allow the reference to start up before the output from the Analog Comparator or
ADC is used. To reduce power consumption in Power-down mode, the user can avoid the three
conditions above to ensure that the reference is turned off before entering Power-down mode.
The Watchdog Timer is clocked from an on-chip oscillator, which runs at 128 kHz. See
7 on page
adjusted as shown in
the Watchdog Timer. The Watchdog Timer is also reset when it is disabled and when a device
reset occurs. Ten different clock cycle periods can be selected to determine the reset period. If
the reset period expires without another Watchdog Reset, the ATtiny20 resets and executes
from the Reset Vector. For timing details on the Watchdog Reset, refer to
1. When the BOD is enabled (by programming the BODLEVEL[2:0] Fuse).
2. When the internal reference is connected to the Analog Comparator (by setting the
3. When the ADC is enabled.
INTERNAL
TIME-OUT
ACBG bit in ACSR).
RESET
RESET
V
34. By controlling the Watchdog Timer prescaler, the Watchdog Reset interval can be
CC
Brown-out Reset During Operation
Table 8-2 on page
“System and Reset Characteristics” on page
V
BOT-
36. The WDR – Watchdog Reset – instruction resets
V
t
TOUT
BOT+
175. To save power, the
Table 8-3 on page
ATtiny20
Figure 8-
36.
33

Related parts for ATTINY20-EK1