RC28F256 Intel Corporation, RC28F256 Datasheet
RC28F256
Available stocks
Related parts for RC28F256
RC28F256 Summary of contents
Page 1
Intel StrataFlash (P30) 1-Gbit P30 Family Product Features High performance — 85/88 ns initial access — 40 MHz with zero wait states clock-to- data output synchronous-burst read mode — asynchronous-page read mode — 4-, 8-, 16-, ...
Page 2
... Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800- 548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © 2005, Intel Corporation * Other names and brands may be claimed as the property of others. April 2005 2 ® ...
Page 3
Contents 1.0 Introduction 1.1 Nomenclature .......................................................................................................................7 1.2 Acronyms ..............................................................................................................................7 1.3 Conventions..........................................................................................................................8 2.0 Functional Overview 3.0 Package Information 3.1 56-Lead TSOP Package .....................................................................................................10 3.2 64-Ball Easy BGA Package ................................................................................................12 3.3 QUAD+ SCSP Packages....................................................................................................13 4.0 Ballout and Signal Descriptions 4.1 Signal Ballout......................................................................................................................17 ...
Page 4
P30 Family 10.0 Read Operations 10.1 Asynchronous Page-Mode Read........................................................................................ 53 10.2 Synchronous Burst-Mode Read.......................................................................................... 53 10.3 Read Configuration Register .............................................................................................. 54 10.3.1 Read Mode ............................................................................................................ 55 10.3.2 Latency Count........................................................................................................ 55 10.3.3 WAIT Polarity......................................................................................................... 57 10.3.4 Data Hold............................................................................................................... 58 10.3.5 ...
Page 5
CFI Query ...........................................................................................................................77 Appendix A Write State Machine Appendix B Flowcharts Appendix C Common Flash Interface Appendix D Additional Information Appendix E Ordering Information for Discrete Products Appendix F Ordering Information for SCSP Products www.DataSheet4U.com Datasheet ..........................................................................................78 ............................................................................................................85 ................................................................................93 ...
Page 6
P30 Family Revision History Revision Date April 2005 www.DataSheet4U.com April 2005 6 Revision -001 Initial Release ® Intel StrataFlash Embedded Memory (P30) Order Number: 306666, Revision: 001 Description Datasheet ...
Page 7
Introduction This document provides information about the Intel StrataFlash® Embedded Memory (P30) device and describes its features, operation, and specifications. 1.1 Nomenclature Block : Main block : Parameter block : ...
Page 8
P30 Family RFU : SR : WSM : 1.3 Conventions VCC : SR[4] : A[15: Bit : Byte : Word : Kbit : KByte : KWord : www.DataSheet4U.com Mbit ...
Page 9
Functional Overview This section provides an overview of the features and capabilities of the 1-Gbit P30 Family device. The P30 family provides density upgrades from 64-Mbit through 1-Gbit. This family of devices provides high performance at low voltage on ...
Page 10
P30 Family 3.0 Package Information 3.1 56-Lead TSOP Package Figure 1. TSOP Mechanical Specifications Z Pin 1 www.DataSheet4U.com Table 1. TSOP Package Dimensions (Sheet Product Information Package Height Standoff Package Body Thickness Lead Width Lead Thickness ...
Page 11
Table 1. TSOP Package Dimensions (Sheet Product Information Terminal Dimension Lead Tip Length Lead Count Lead Tip Angle Seating Plane Coplanarity Lead to Package Offset www.DataSheet4U.com Datasheet Millimeters Sym Min Nom D 19.800 20.00 L 0.500 0.600 ...
Page 12
P30 Family 3.2 64-Ball Easy BGA Package Figure 2. Easy BGA Mechanical Specifications Ball A1 Corner Top View - Ball side down A1 A2 Table 2. Easy BGA ...
Page 13
QUAD+ SCSP Packages Figure 3. 64/128-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x10x1.2 mm) A1 Index Mark www.DataSheet4U.com Dimensions Package Height Ball Height Package ...
Page 14
P30 Family Figure 4. 256-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x11x1.0 mm Index Mark ote: Dimensions A1, A2, and b are ...
Page 15
Figure 5. 512-Mbit, 88-ball (80 active) QUAD+ SCSP Specifications (8x11x1.2 mm Index Mark Dimensions ...
Page 16
P30 Family Figure 6. 1-Gbit, 88-ball (80 active) QUAD+ SCSP Specifications (11x11x1.4 mm) A1 Index Mark Dimens ions ...
Page 17
Ballout and Signal Descriptions 4.1 Signal Ballout Figure 7. 56-Lead TSOP Pinout (64/128/256-Mbit A15 A14 A13 A12 A11 A10 A9 A23 A22 A21 VSS VCC WE# WP# A20 A19 A18 ...
Page 18
P30 Family Figure 8. 64-Ball Easy BGA Ballout (64/128/256/512-Mbit Notes the least significant address bit. 2. A23 is valid for 128-Mbit densities and above; otherwise ...
Page 19
Figure 9. 88-Ball (80-Active Ball) QUAD+ SCSP Ballout Pin Datasheet Depop Depop B ...
Page 20
P30 Family 4.2 Signal Descriptions This section has signal descriptions for the various P30 packages. Table 3. TSOP and Easy BGA Signal Descriptions (Sheet Symbol Type ADDRESS INPUTS: Device address inputs. 64-Mbit: A[22:1]; 128-Mbit: A[23:1]; 256-Mbit: ...
Page 21
Table 3. TSOP and Easy BGA Signal Descriptions (Sheet Symbol Type VCCQ Power VSS Power RFU — DU — NC — Table 4. QUAD+ SCSP Signal Descriptions (Sheet Symbol Type A[MAX:0] Input Input/ DQ[15:0] ...
Page 22
P30 Family Table 4. QUAD+ SCSP Signal Descriptions (Sheet Symbol Type WRITE PROTECT: Active low input. WP# low enables the lock-down mechanism. Blocks in lock- WP# Input down cannot be unlocked with the Unlock command. WP# ...
Page 23
Figure 10. Figure 11. www.DataSheet4U.com Figure 12. A[MAX:0] Datasheet 512-Mbit Easy BGA Device Block Diagram Easy BGA 2-Die (512-Mbit) Device Configuration F1-CE# Flash Die #1 WP# (256-Mbit) OE# WE# CLK ADV# Flash Die #2 (256-Mbit) A[MAX:1] 512-Mbit QUAD+ SCSP Device ...
Page 24
P30 Family 4.4 Memory Maps Table 7 through Operations” on page 61 Table 7. Discrete Top Parameter Memory Maps (all packages) Programming Size Blk Region # (KB) 32 258 32 255 15 128 254 128 240 128 239 14 ...
Page 25
Table 7. Discrete Top Parameter Memory Maps (all packages) Programming Size Blk Region # (KB) 128 111 6 128 96 128 95 5 128 80 128 79 4 128 64 128 63 3 128 48 128 47 2 128 32 ...
Page 26
P30 Family Table 8. Discrete Bottom Parameter Memory Maps (all packages) Programming Size Blk Region (KB) 128 210 12 128 195 128 194 11 128 179 128 178 10 128 163 128 162 9 128 147 128 146 8 ...
Page 27
Table 8. Discrete Bottom Parameter Memory Maps (all packages) Programming Size Blk Region (KB) 128 18 128 Table 9. 512-Mbit Memory Map (Easy BGA and QUAD+ SCSP) Flash Die # 2 1 www.DataSheet4U.com Note: ...
Page 28
P30 Family Table 10. 1-Gbit Memory Map (QUAD+ SCSP only) Flash Die # www.DataSheet4U.com 1 Note: Refer to 256-Mbit Memory Map April 2005 28 1-Gbit Flash (4x256-Mbit w/ 2CE) Die Stack Config. Size (KB) Blk 32 ...
Page 29
Maximum Ratings and Operating Conditions 5.1 Absolute Maximum Ratings Warning: Stressing the device beyond the “Absolute Maximum Ratings” may cause permanent damage. These are stress ratings only. Temperature under bias Storage temperature Voltage on any signal (except VCC, VPP) ...
Page 30
P30 Family 5.2 Operating Conditions Note: Operation beyond the “Operating Conditions” is not recommended and extended exposure beyond the “Operating Conditions” may affect device reliability. Table 11. Operating Conditions Symbol CCQ V PPL V ...
Page 31
Electrical Specifications 6.1 DC Current Characteristics Table 12. DC Current Characteristics (Sheet Sym Parameter I Input Load Current LI Output I Leakage DQ[15:0], WAIT LO Current Standby, CCS CC I Power Down CCD ...
Page 32
P30 Family Table 12. DC Current Characteristics (Sheet Sym Parameter I V Program Current PPW Erase Current PPE PP Notes: 1. All currents are RMS unless noted. Typical values at typical V 2. ...
Page 33
AC Characteristics 7.1 AC Test Conditions Figure 13. AC Input/Output Reference Waveform V CCQ 0V Note: AC test inputs are driven Figure 14. Transient Equivalent Testing Load Circuit NOTES: 1. See the following table for ...
Page 34
P30 Family 7.2 Capacitance Table 15. Capacitance Symbol Parameter C Input Capacitance IN C Output Capacitance OUT NOTES: 1. Capacitance values are for a single die; for 2-die and 4-die stacks multiple the above values by the number of ...
Page 35
AC Read Specifications Table 16. AC Read Specifications for 64/128-Mbit Densities (Sheet Num Symbol Asynchronous Specifications R1 t Read cycle time AVAV t R2 Address to output valid AVQV t R3 CE# low to output valid ...
Page 36
P30 Family Table 16. AC Read Specifications for 64/128-Mbit Densities (Sheet Num Symbol R305 t Output hold from CLK CHQX R306 t Address hold from CLK CHAX R307 t CLK to WAIT valid CHTV R311 t ...
Page 37
Table 17. AC Read Specifications for 256/512-Mbit and 1-Gbit Densities (Sheet Num Symbol R101 t Address setup to ADV# high AVVH R102 t CE# low to ADV# high ELVH R103 t ADV# low to output valid VLQV ...
Page 38
P30 Family Figure 16. Asynchronous Single-Word Read (ADV# Low) Address [A] ADV# CE# [E} OE# [G] WAIT [T] Data [D/Q] RST# [P] Note: WAIT shown deasserted during asynchronous read mode (RCR[10]=0, Wait asserted low). Figure 17. Asynchronous Single-Word Read ...
Page 39
Figure 18. Asynchronous Page-Mode Read Timing A[Max:2] [A] A[1:0] R101 R105 R105 ADV# CE# [E] OE# [G] WAIT [T] DATA [D/Q] Note: WAIT shown deasserted during asynchronous read mode (RCR[10]=0, Wait asserted low). Figure 19. Synchronous Single-Word Array or Non-array ...
Page 40
P30 Family Figure 20. Continuous Burst Read, showing an Output Delay Timing R301 R302 R306 CLK [C] R101 Address [A] R106 R105 R105 ADV# [V] R303 R102 CE# [E] OE# [G] WAIT [T] Data [D/Q] Notes: 1. WAIT is ...
Page 41
Figure 21. Synchronous Burst-Mode Four-Word Read Timing R302 R301 R306 CLK [C] R101 Address [A] A R105 R105 R102 ADV# [V] R303 CE# [E] OE# [G] R15 WAIT [T] Data [D/Q] Note: WAIT is driven per OE# assertion during synchronous ...
Page 42
P30 Family Table 18. AC Write Specifications (Sheet Num Symbol W14 t WHGL W16 t WHQV Write to Asynchronous Read Specifications W18 t WHAV Write to Synchronous Read Specifications W19 t WHCH/L W20 t WHVH Write ...
Page 43
Figure 23. Asynchronous Read-to-Write Timing Address [A] CE# [E} OE# [G] WE# [W] WAIT [T] Data [D/Q] RST# [P] Note: WAIT deasserted during asynchronous read and during write. WAIT High-Z during write per OE# deasserted. Figure 24. Write-to-Asynchronous Read Timing ...
Page 44
P30 Family Figure 25. Synchronous Read-to-Write Timing R301 R302 R306 CLK [C] R101 Address [A] R105 R105 R102 ADV R303 CE# [E] OE# [G] WE# WAIT [T] Data [D/Q] Note: WAIT shown deasserted and High-Z per OE# ...
Page 45
Program and Erase Characteristics Num Conventional Word Programming W200 t Buffered Programming W200 t W251 t Buffered Enhanced Factory Programming W451 t W452 Erasing and Suspending W500 t W501 t W600 t W601 t Notes: 1. Typical values measured ...
Page 46
P30 Family 8.0 Power and Reset Specifications 8.1 Power Up and Down Power supply sequencing is not required if VCC, VCCQ, and VPP are connected together; If VCCQ and/or VPP are not connected to the VCC supply, then V ...
Page 47
Figure 27. Reset Operation Waveforms (A) Reset during read mode (B) Reset during program or block erase P1 ≤ P2 (C) Reset during program or block erase P1 ≥ P2 (D) VCC Power-up to RST# high 8.3 Power Supply Decoupling ...
Page 48
P30 Family 9.0 Device Operations This section provides an overview of device operations. The system CPU provides control of all in- system read, write, and erase operations of the device via the system bus. The on-chip Write State Machine ...
Page 49
Writes To perform a write operation, both CE# and WE# are asserted while RST# and OE# are deasserted. During a write operation, address and data are latched on the rising edge of WE# or CE#, whichever occurs first. sequence ...
Page 50
P30 Family 9.2 Device Commands Device operations are initiated by writing specific device commands to the Command User Interface (CUI). See modify array data including Word Program and Block Erase commands. Writing either command to the CUI initiates a ...
Page 51
Table 20. Command Bus Cycles (Sheet Mode Program Protection Register Protection Program Lock Register Program Read Configuration Configuration Register Notes: 1. First command cycle address should be the same as the operation’s target address. DBA = Device ...
Page 52
P30 Family Table 21. Command Codes and Definitions (Sheet Mode Code Alternate Word 0x10 Program Setup 0xE8 Buffered Program Buffered Program 0xD0 Confirm Write 0x80 BEFP Setup 0xD0 BEFP Confirm 0x20 Block Erase Setup Erase 0xD0 ...
Page 53
Read Operations The device supports two read modes: asynchronous page mode and synchronous burst mode. Asynchronous page mode is the default read mode after device power- reset. The Read Configuration Register must be configured to enable synchronous ...
Page 54
P30 Family However, for a synchronous non-array read, the same word of data will be output on successive clock edges until the burst length requirements are satisfied. Refer to the following waveforms for more detailed information: • Figure 19, ...
Page 55
Table 22. Read Configuration Register Description (Sheet Burst Wrap (BW) 2:0 Burst Length (BL[2:0]) Note: Latency Code 2, Data Hold for a 2-clock data cycle ( WAIT must be deasserted with valid data (WD ...
Page 56
P30 Family Figure 28. First-Access Latency Count CLK [C] Valid Address [A] Address ADV# [V] DQ [D/Q] 15-0 DQ [D/Q] 15-0 DQ [D/Q] 15-0 DQ [D/Q] 15-0 DQ [D/Q] 15-0 DQ [D/Q] 15-0 DQ [D/Q] 15-0 www.DataSheet4U.com DQ [D/Q] ...
Page 57
Figure 29. Example Latency Count Setting using Code 3 CLK CE# ADV# A[MAX:0] D[15:0] 10.3.3 WAIT Polarity The WAIT Polarity bit (WP), RCR[10] determines the asserted level (V When WP is set, WAIT is asserted high (default). When WP is ...
Page 58
P30 Family Table 24. CE# = ‘1’, OE# = ‘X’ or CE# = ‘0’, OE# = ‘1’ CE# =’0’, OE# = ‘0’ Synchronous Array Reads Synchronous Non-Array Reads All Asynchronous Reads All Writes Notes: 1. Active: WAIT is asserted ...
Page 59
WAIT Delay The WAIT Delay (WD) bit controls the WAIT assertion-delay behavior during synchronous burst reads. WAIT can be asserted either during or one data cycle before valid data is output on DQ[15:0]. When WD is set, WAIT is ...
Page 60
P30 Family boundary, the worst case output delay is one clock cycle less than the first access Latency Count. This delay can take place only once, and doesn’t occur if the burst sequence does not cross a device-row boundary. ...
Page 61
Programming Operations The device supports three programming methods: Word Programming (40h/10h), Buffered Programming (E8h, D0h), and Buffered Enhanced Factory Programming (80h, D0h). See 9.0, “Device Operations” on page 48 the device. The following sections describe device programming in detail. ...
Page 62
P30 Family During programming, the Write State Machine (WSM) executes a sequence of internally-timed events that program the desired data bits at the addressed location, and verifies that the bits are sufficiently programmed. Programming the flash memory array changes ...
Page 63
On the next write, a device start address is given along with the first data to be written to the flash memory array. Subsequent writes provide additional device addresses and data. All data addresses must lie within the start address ...
Page 64
P30 Family 11.3.1 BEFP Requirements and Considerations BEFP requirements: • Case temperature: T • V within specified operating range CC • VPP driven to V • Target block unlocked before issuing the BEFP Setup and Confirm commands • The ...
Page 65
Two basic sequences repeat in this phase: loading of the write buffer, followed by buffer data programming to the array. For BEFP, the count value for buffer loading is always the maximum buffer size of 32 words. During the buffer-loading ...
Page 66
P30 Family When a programming operation is executing, issuing the Program Suspend command requests the WSM to suspend the programming algorithm at predetermined points. The device continues to output Status Register data after the Program Suspend command is issued. ...
Page 67
Erase Operations Flash erasing is performed on a block basis. An entire block is erased each time an erase command sequence is issued, and only one block is erased at a time. When a block is erased, all bits ...
Page 68
P30 Family To read data from the device (other than an erase-suspended block), the Read Array command must be issued. During Erase Suspend, a Program command can be issued to any block other than the erase-suspended block. Block erase ...
Page 69
Security Modes The device features security modes used to protect the information stored in the flash memory array. The following sections describe each security mode in detail. 13.1 Block Locking Individual instant block locking is used to protect user ...
Page 70
P30 Family down state, a Lock-Down command must be issued prior to changing WP blocks revert to the locked state upon reset or power up the device (see State Diagram” on page 13.1.4 Block Lock Status The ...
Page 71
SR[5 command sequence error occurs during an erase suspend, SR[4] and SR[5] remains set, even after the erase operation is resumed. Unless the Status Register is cleared using the Clear Status Register command before resuming the erase operation, ...
Page 72
P30 Family 13.3 Protection Registers The device contains 17 Protection Registers (PRs) that can be used to implement system security measures and/or device identification. Each Protection Register can be individually locked. The first 128-bit Protection Register is comprised of ...
Page 73
Figure 33. Protection Register Map www.DataSheet4U.com 13.3.1 Reading the Protection Registers The Protection Registers can be read from any address. To read the Protection Register, first issue the Read Device Identifier command at any address to place the device ...
Page 74
P30 Family The device programs the 64-bit and 128-bit user-programmable Protection Register data 16 bits at a time (see Program Protection Register command outside of the Protection Register’s address space causes a program error (SR[4] set). Attempting to program ...
Page 75
Special Read States The following sections describe non-array read states. Non-array reads can be performed in asynchronous read or synchronous burst mode. A non-array read operation occurs as asynchronous single-word mode. When non-array reads are performed in asynchronous page ...
Page 76
P30 Family Table 28. Status Register Description (Sheet Status Register (SR Note: Always clear the Status Register prior to resuming erase operations. It avoids Status Register ambiguity when issuing commands ...
Page 77
Table 29. Device Identifier Information Manufacturer Code Device ID Code Block Lock Configuration: • Block Is Unlocked • Block Is Locked • Block Is not Locked-Down • Block Is Locked-Down Configuration Register Lock Register 0 64-bit Factory-Programmed Protection Register 64-bit ...
Page 78
P30 Family Appendix A Write State Machine Figure 34 incoming commands. Only one partition can be actively programming or erasing at a time. Each partition stays in its last read state (Read Array, Read Device ID, CFI Query or ...
Page 79
Figure 35. Write State Machine—Next State Table (Sheet Read Current Chip (2) Array (7) State (FFH) Setup Busy Word Program in Erase Suspend Suspend Setup BP Load 1 BP Load Erase BP Suspend Confirm ...
Page 80
P30 Family Figure 36. Write State Machine—Next State Table (Sheet OTP Current Chip (4) Setup (7) State (C0H) OTP Ready Setup Ready (Lock Lock/CR Setup Error) Setup OTP Busy Setup Busy Word Program Suspend Setup BP ...
Page 81
Figure 37. Write State Machine—Next State Table (Sheet OTP Current Chip (4) Setup (7) State (C0H) Setup Busy Word Program in Erase Suspend Suspend Setup BP Load 1 BP Confirm if Data load into Program Buffer is ...
Page 82
P30 Family Figure 38. Write State Machine—Next State Table (Sheet Output Next State Table Read (2) Array Current chip state (FFH) BEFP Setup, BEFP Pgm & Verify Busy, Erase Setup, OTP Setup, BP: Setup, Load 1, ...
Page 83
Figure 39. Write State Machine—Next State Table (Sheet Output Next State Table OTP Setup Current chip state (C0H) BEFP Setup, BEFP Pgm & Verify Busy, Erase Setup, OTP Setup, BP: Setup, Load 1, Load 2, Confirm, Word ...
Page 84
P30 Family 5. The Clear Status command only clears the error bits in the status register if the device is not in the following modes: WSM running (Pgm Busy, Erase Busy, Pgm Busy In Erase Suspend, OTP Busy, BEFP ...
Page 85
Appendix B Flowcharts Figure 40. Word Program Flowchart Start Write 0x40, Word Address Write Data, Word Address Read Status Register SR[7] = Full Status Check (if desired) Program Complete Read Status www.DataSheet4U.com Register SR[3] = SR[4] = SR[1] = Program ...
Page 86
P30 Family Figure 41. Program Suspend/Resume Flowchart Start Program Suspend Write B0h Any Address Read Write 70h Same Partition Read Status Register SR SR Read Write FFh Susp Partition Read Array Data Done Reading Yes ...
Page 87
Figure 42. Buffer Program Flowchart www.DataSheet4U.com Datasheet Buffer Programming Procedure Start Device Use Single Word Supports Buffer No Programming Writes? Yes Set Timeout or Loop Counter Get Next Target Address Issue Buffer Prog. Cmd. 0xE8, Word Address Read Status Register ...
Page 88
P30 Family Figure 43. BEFP Flowchart BUFFERED ENHANCED FACTORY PROGRAMMING (BEFP) PROCEDURE Setup Phase Start V applied PP Block Unlocked Write 80h @ st 1 Word Address Write D0h @ st 1 Word Address BEFP Setup delay Read Status ...
Page 89
Figure 44. Block Erase Flowchart Start Write 0x20, Block Address Write 0xD0, Block Address Read Status Register SR[7] = Full Erase Status Check (if desired) Block Erase Complete Read Status Register SR[3] = www.DataSheet4U.com SR[4,5] = SR[5] = SR[1] = ...
Page 90
P30 Family Figure 45. Erase Suspend/Resume Flowchart Read Read Array Data (Erase Resume) www.DataSheet4U.com (Read Status) April 2005 90 ERASE SUSPEND / RESUME PROCEDURE Start Operation Write 0x70, (Read Status) Same Partition Write 0xB0, (Erase Suspend) Any Address Read ...
Page 91
Figure 46. Block Lock Operations Flowchart Write 0x60, Block Address Write either 0x01/0xD0/0x2F, Block Address Write 0x90 Read Block Lock Status Write 0xFF Partition Address Lock Change www.DataSheet4U.com Datasheet LOCKING OPERATIONS PROCEDURE Start Bus Operation Write (Lock Setup) Write (Lock ...
Page 92
P30 Family Figure 47. Protection Register Programming Flowchart Start Write 0xC0, PR Address Write PR Address & Data Read Status Register SR[ Full Status Check (if desired) Program Complete Read Status Register Data SR[3] = www.DataSheet4U.com 0 ...
Page 93
Appendix C Common Flash Interface The Common Flash Interface (CFI) is part of an overall specification for multiple command-set and control-interface descriptions. This appendix describes the database structure containing the data returned by a read operation after issuing the CFI ...
Page 94
P30 Family Offset A – 00010h 00011h 00012h 00013h 00014h 00015h 00016h 00017h 00018h ... C.2 Query Structure Overview The Query command causes the flash component to display the Common Flash Interface (CFI) Query structure or “database.” ...
Page 95
C.3 CFI Query Identification String The Identification String provides verification that the component supports the Common Flash Interface specification. It also indicates the specification version and supported vendor-specified command set(s). Table 34. CFI Identification Offset 10h 13h 15h 17h 19h ...
Page 96
P30 Family C.4 Device Geometry Definition Table 36. Device Geometry Definition Offset 27h 28h 2Ah 2Ch 2Dh 31h 35h A ddress www.DataSheet4U.com April 2005 96 Length Description n 1 “n” such that device size = 2 in number of ...
Page 97
C.5 Intel-Specific Extended Query Table Table 37. Primary Vendor-Specific Extended Query (1) Offset P = 10Ah (P+0)h (P+1)h (P+2)h (P+3)h (P+4)h (P+5)h (P+6)h (P+7)h (P+8)h (P+9)h (P+A)h (P+B)h www.DataSheet4U.com (P+C)h (P+D)h Datasheet Length Description (Optional flash features and commands) 3 ...
Page 98
P30 Family Table 38. Protection Register Information (1) Offset P = 10Ah (P+E)h (P+F)h (P+10)h (P+11)h (P+12)h (P+13)h (P+14)h (P+15)h (P+16)h (P+17)h (P+18)h (P+19)h (P+1A)h (P+1B)h (P+1C)h Table 39. Burst Read Information (1) Offset P = 10Ah (P+1D)h www.DataSheet4U.com ...
Page 99
Table 40. Partition and Erase-block Region Information Offset P= 10Ah Bottom (P+23)h www.DataSheet4U.com Datasheet (1) Description Top (Optional flash features and commands) (P+23)h Number of device hardw are-partition regions w ithin the device single hardw are ...
Page 100
P30 Family Appendix D Additional Information Order/Document Number 290667 290737 290701 290702 252802 298161 253418 296514 297833 298136 300783 306667 306668 306669 Notes: 1. Please call the Intel Literature Center at (800) 548-4725 to request Intel documentation. International customers ...
Page 101
... P30 Family Embedded Memory (P30 Access Speed 85 ns Parameter Location B = Bottom Parameter T = Top Parameter Product Family P30 = Intel StrataFlash® Embedded Memory V = 1.7 – 2 1.7 – 3.6 V CCQ 128-Mbit 256-Mbit TE28F256P30B85 TE28F256P30T85 JS28F256P30B85 JS28F256P30T85 RC28F256P30B85 RC28F256P30T85 PC28F256P30B85 PC28F256P30T85 April 2005 101 ...
Page 102
P30 Family Appendix F Ordering Information for SCSP Products Figure 49. Decoder for SCSP Intel StrataFlash Package Designator ® Intel SCSP, leaded ® Intel SCSP, lead-free RC = 64-Ball Easy BGA, leaded ...