PIC16F88-I/ML Microchip Technology, PIC16F88-I/ML Datasheet - Page 165

IC MCU FLASH 4KX14 EEPROM 28QFN

PIC16F88-I/ML

Manufacturer Part Number
PIC16F88-I/ML
Description
IC MCU FLASH 4KX14 EEPROM 28QFN
Manufacturer
Microchip Technology
Series
PIC® 16Fr

Specifications of PIC16F88-I/ML

Core Size
8-Bit
Program Memory Size
7KB (4K x 14)
Core Processor
PIC
Speed
20MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
16
Program Memory Type
FLASH
Eeprom Size
256 x 8
Ram Size
368 x 8
Voltage - Supply (vcc/vdd)
4 V ~ 5.5 V
Data Converters
A/D 7x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-VQFN Exposed Pad, 28-HVQFN, 28-SQFN, 28-DHVQFN
Controller Family/series
PIC16F
No. Of I/o's
16
Eeprom Memory Size
256Byte
Ram Memory Size
368Byte
Cpu Speed
20MHz
No. Of Timers
3
Processor Series
PIC16F
Core
PIC
Data Bus Width
8 bit
Data Ram Size
368 B
Interface Type
SSP, USART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
16
Number Of Timers
8
Operating Supply Voltage
2 V to 5.5 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
52715-96, 52716-328, 52717-734
Development Tools By Supplier
PG164130, DV164035, DV244005, DV164005, PG164120, ICE2000, DM163014
Minimum Operating Temperature
- 40 C
On-chip Adc
10 bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
XLT28QFN3 - SOCKET TRAN ICE 18DIP/28QFNAC164322 - MODULE SOCKET MPLAB PM3 28/44QFNAC164033 - ADAPTER 28QFN TO 18DIPDV007003 - PROGRAMMER UNIVERSAL PROMATE II
Lead Free Status / Rohs Status
 Details
10.4
10.5
10.6
PORTD<7:0>
PORTD<7:0>
1997 Microchip Technology Inc.
PSPIF
PSPIF
OBF
OBF
CS
WR
RD
IBF
CS
WR
RD
IBF
Note:
Operation in Sleep Mode
Effect of a Reset
PSP Waveforms
The IBF flag bit is inhibited from being cleared until after this point.
Q1
Q1
When in sleep mode the microprocessor may still read and write the Parallel Slave Port. These
actions will set the PSPIF bit. If the PSP interrupts are enabled, this will wake the processor from
sleep mode so that the PSP data latch may be either read, or written with the next value for the
microprocessor.
After any reset the PSP is disabled and PORTD and PORTE are forced to their default mode.
Figure 10-2
Figure 10-3
Figure 10-2: Parallel Slave Port Write Waveforms
Figure 10-3: Parallel Slave Port Read Waveforms
Q2
Q2
shows the waveform for a read of the PSP by the microprocessor.
shows the waveform for a write from the microprocessor to the PSP, while
Q3
Q3
Section 10. Parallel Slave Port
Q4
Q4
Q1
Q1
Q2
Q2
Q3
Q3
Q4
Q4
Q1
Q1
Q2
Q2
Q3
Q3
DS31010A-page 10-5
Q4
Q4
10

Related parts for PIC16F88-I/ML