MC68332AMEH20 Freescale Semiconductor, MC68332AMEH20 Datasheet - Page 77

IC MCU 32BIT 20MHZ 132-PQFP

MC68332AMEH20

Manufacturer Part Number
MC68332AMEH20
Description
IC MCU 32BIT 20MHZ 132-PQFP
Manufacturer
Freescale Semiconductor
Series
M683xxr
Datasheets

Specifications of MC68332AMEH20

Core Processor
CPU32
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI, SPI, UART/USART
Peripherals
POR, PWM, WDT
Number Of I /o
15
Program Memory Type
ROMless
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 125°C
Package / Case
132-QFP
Processor Series
M683xx
Core
CPU32
Data Bus Width
32 bit
Controller Family/series
68K
No. Of I/o's
15
Ram Memory Size
2KB
Cpu Speed
20MHz
No. Of Timers
1
Embedded Interface Type
QSPI, SCI, UART
Digital Ic Case Style
PQFP
Rohs Compliant
Yes
Data Ram Size
2 KB
Interface Type
QSPI, SCI, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
15
Number Of Timers
16
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Package
132PQFP
Device Core
ColdFire
Family Name
68K/M683xx
Maximum Speed
20 MHz
Operating Supply Voltage
5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
Data Converters
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68332AMEH20
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC68332AMEH20
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
CR[0:F] — Command RAM
RR[0:F] — Receive Data RAM
TR[0:F] — Transmit Data RAM
MC68332
MC68332TS/D
Once the CPU has set up the queue of QSPI commands and enabled the QSPI, the QSPI can operate
independently of the CPU. The QSPI executes all of the commands in its queue, sets a flag indicating
that it is finished, and then either interrupts the CPU or waits for CPU intervention. It is possible to ex-
ecute a queue of commands repeatedly without CPU intervention.
Data received by the QSPI is stored in this segment. The CPU reads this segment to retrieve data from
the QSPI. Data stored in receive RAM is right-justified. Unused bits in a receive queue entry are set to
zero by the QSPI upon completion of the individual queue entry. The CPU can access the data using
byte, word, or long-word addressing.
The CPTQP value in SPSR shows which queue entries have been executed. The CPU uses this infor-
mation to determine which locations in receive RAM contain valid data before reading them.
Data that is to be transmitted by the QSPI is stored in this segment. The CPU usually writes one word
of data into this segment for each queue command to be executed.
Information to be transmitted must be written to transmit data RAM in a right-justified format. The QSPI
cannot modify information in the transmit data RAM. The QSPI copies the information to its data serial-
izer for transmission. Information remains in transmit RAM until overwritten.
*The PCS0 bit represents the dual-function PCS0/SS.
CONT
CONT
7
D1E
D00
COMMAND CONTROL
BITSE
BITSE
6
RECEIVE
WORD
Freescale Semiconductor, Inc.
RAM
RRD
RRE
RR0
RR1
RR2
RRF
For More Information On This Product,
DT
DT
5
Go to: www.freescale.com
D20
D3E
Figure 15 QSPI RAM
DSCK
DSCK
4
TRANSMIT
WORD
RAM
TRD
TRE
TR0
TR1
TR2
TRF
PCS3
PCS3
3
D4F
D40
PERIPHERAL CHIP SELECT
COMMAND
PCS2
PCS2
BYTE
RAM
CRD
CRE
CRF
CR0
CR1
CR2
2
QSPI RAM MAP
PCS1
PCS1
1
MOTOROLA
$YFFD40
$YFFD00
$YFFD20
PCS0*
PCS0*
0
77

Related parts for MC68332AMEH20