HD6417032F20 Renesas Electronics America, HD6417032F20 Datasheet - Page 265

IC SUPERH MPU ROMLESS 112QFP

HD6417032F20

Manufacturer Part Number
HD6417032F20
Description
IC SUPERH MPU ROMLESS 112QFP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7030r
Datasheet

Specifications of HD6417032F20

Core Processor
SH-1
Core Size
32-Bit
Speed
20MHz
Connectivity
EBI/EMI, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
32
Program Memory Type
ROMless
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
112-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6417032F20
Manufacturer:
HIT
Quantity:
5 510
Part Number:
HD6417032F20
Manufacturer:
AMCC
Quantity:
5 510
Part Number:
HD6417032F20
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD6417032F20
Manufacturer:
HITACHI/日立
Quantity:
20 000
Part Number:
HD6417032F20V
Manufacturer:
TI
Quantity:
201
Part Number:
HD6417032F20V
Manufacturer:
RENESAS
Quantity:
20
Bit 0—Timer Synchro 0 (SYNC0): SYNC0 selects synchronizing mode for channel 0.
Bit 0: SYNC0
0
1
10.2.3
The timer mode register (TMDR) is an eight-bit read/write register that selects PWM mode for
channels 0–4, sets phase counting mode for channel 2, and sets the conditions for the overflow
flag (OVF). TMDR is initialized to H'80 or H'00 by a reset and in standby mode.
Note: * Undefined
Bit 7—Reserved: Bit 7 is read as undefined. The write value should be 0 or 1.
Bit 6—Phase Counting Mode (MDF): MDF selects phase counting mode for channel 2.
Bit 6: MDF
0
1
When the MDF bit is set to 1 to select phase counting mode, the timer counter (TCNT2) becomes
an up/down-counter and the TCLKA and TCLKB pins become count clock input pins. TCNT2
counts on both the rising and falling edges of TCLKA and TCLKB, with increment/decrement
chosen as follows:
Count
Direction
TCLKA pin
TCLKB pin
Bit
Initial value
Read/Write
Timer Mode Register (TMDR)
Decrement
Rising
Low
Description
The timer counter for channel 0 (TCNT0) operates independently (Preset/clear
of TCNT0 is independent of other channels)
Channel 0 operates synchronously. Synchronized preset/clear of TNCT0
enabled.
Description
Channel 2 operates normally
Channel 2 operates in phase counting mode
7
*
High
Rising
MDF
R/W
6
0
Falling
High
FDIR
R/W
5
0
Low
Falling
Section 10 16-Bit Integrated Timer Pulse Unit (ITU)
PWM4
R/W
4
0
Increment
Rising
High
Rev. 7.00 Jan 31, 2006 page 237 of 658
PWM3
R/W
3
0
High
Falling
PWM2
R/W
2
0
Falling
Low
REJ09B0272-0700
PWM1
R/W
1
0
(Initial value)
(Initial value)
Low
Rising
PWM0
R/W
0
0

Related parts for HD6417032F20