X4043M8IZ-2.7AT1 Intersil, X4043M8IZ-2.7AT1 Datasheet - Page 4

IC CPU SUPERVSR 4KB EEPROM 8MSOP

X4043M8IZ-2.7AT1

Manufacturer Part Number
X4043M8IZ-2.7AT1
Description
IC CPU SUPERVSR 4KB EEPROM 8MSOP
Manufacturer
Intersil
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of X4043M8IZ-2.7AT1

Number Of Voltages Monitored
1
Output
Open Drain or Open Collector
Reset
Active Low
Reset Timeout
100 ms Minimum
Voltage - Threshold
2.92V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-MSOP, Micro8™, 8-uMAX, 8-uSOP,
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
X4043M8IZ-2.7AT1TR
The memory portion of the device is a CMOS Serial
EEPROM array with Intersil’s block lock protection.
The array is internally organized as x 8. The device
features an 2-wire interface and software protocol
allowing operation on an I
The device utilizes Intersil’s proprietary Direct Write
cell, providing a minimum endurance of 1,000,000
cycles and a minimum data retention of 100 years.
(SOIC/MSOP/DIP)
Pin
1
2
3
4
5
6
7
8
RESET/RESET
2
C bus.
Name
4
SDA
SCL
V
V
WP
NC
NC
SS
CC
No internal connections
No internal connections
Reset Output. RESET is an active LOW, open drain output which goes active
whenever V
V
and SDA remains either HIGH or LOW longer than the selectable Watchdog time
out period. RESET/RESET goes active on power-uppower-up and remains
active for 250ms after the power supply stabilizes. RESET is an active high open
drain output. An external pull up resistor is required on the RESET/RESET pin.
Ground
Serial Data. SDA is a bidirectional pin used to transfer data into and out of the
device. It has an open drain output and may be wire ORed with other open drain
or open collector outputs. This pin requires a pull up resistor and the input buffer
is always active (not gated).
Serial Clock. The Serial Clock input controls the serial bus timing for data input and
output.
Write Protect. WP HIGH prevents writes to any location in the device (including
the control register). Connect WP pin to V
Supply Voltage
TRIP
for t
PURST
X4043, X4045
CC
falls below V
. RESET/RESET goes active if the Watchdog Timer is enabled
PIN CONFIGURATION
TRIP
. It will remain active until V
Function
8-Pin JEDEC SOIC, MSOP, PDIP
RESET
SS
V
NC
NC
SS
when it is not used.
1
2
3
4
8
7
6
5
CC
V
WP
SCL
SDA
rises above the
CC
March 16, 2006
FN8118.2

Related parts for X4043M8IZ-2.7AT1