ISL88013IH529Z-TK Intersil, ISL88013IH529Z-TK Datasheet - Page 9

IC VOLTAGE MONITOR DUAL SOT23-5

ISL88013IH529Z-TK

Manufacturer Part Number
ISL88013IH529Z-TK
Description
IC VOLTAGE MONITOR DUAL SOT23-5
Manufacturer
Intersil
Type
Simple Reset/Power-On Resetr
Datasheet

Specifications of ISL88013IH529Z-TK

Number Of Voltages Monitored
1
Output
Open Drain, Push-Pull
Reset
Active High/Active Low
Reset Timeout
140 ms Minimum
Voltage - Threshold
2.92V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
SOT-23-5, SC-74A, SOT-25
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
ISL88013IH529Z-TKTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL88013IH529Z-TK
Manufacturer:
INTERSIL
Quantity:
28
Part Number:
ISL88013IH529Z-TK
Manufacturer:
INTERSI
Quantity:
2 000
Power-On Reset (POR)
Applying at least 1V to the V
which asserts reset (i.e. RST goes HIGH while RST goes
LOW). The reset signals remain asserted until the voltage at
V
level for time period t
have stabilized.
These reset signals provide several benefits:
• It prevents the system microprocessor from starting to
• It prevents the processor from operating prior to
• It ensures that the monitored device is held out of
• It allows time for an FPGA to download its configuration
Adjusting POR Timeout via C
On the ISL88011 and ISL88014, users can adjust the
Power-On Reset timeout delay (t
normal t
between C
connecting a 30pF capacitor to C
from a typical 250ms to about 2.5s. NOTE: Care should be
taken in PCB layout and capacitor placement in order to
reduce stray capacitance as much as possible, which
lengthens the t
DD
operate with insufficient voltage.
stabilization of the oscillator.
operation until internal registers are properly loaded.
prior to initialization of the circuit.
and/or VMON rise above the minimum voltage sense
FIGURE 3. ADJUSTING t
POR
5
4
3
2
1
0
6
0
POR
of 250ms. To do this, connect a capacitor
C
POR
10
and ground (see Figure 3). For example,
POR
timeout period.
20
POR
. This ensures that the voltages
30
DD
C
ISL88011, ISL88012, ISL88013, ISL88014, ISL88015
9
POR
POR
ISL88011
ISL88014
40
pin activates a POR circuit
POR
POR
(pF)
POR
WITH A CAPACITOR
) up to many times the
50
will increase t
Pin
60
70
POR
80
Manual Reset
The manual reset input (MR) allows the user to trigger a
reset by using a push-button switch. The MR input is an
active-low debounced input. By connecting a push-button
directly from MR to ground, the designer adds manual
system reset capability (see Figure 4). Reset is asserted if
the MR pin is pulled low to less than 100mV for 1
while the push-button is closed. After MR is released, the
reset outputs remain asserted for t
released.
Watchdog Timer
The Watchdog Timer circuit checks microprocessor activity
by monitoring the WDI input pin. The microprocessor must
periodically toggle the WDI pin within t
otherwise the reset signal is asserted (see Figure 5).
Internally, the 1.6s timer is cleared by either a reset or by
toggling the WDI input.
Besides the 1.6s default timeout during normal operation,
these devices also have a longer 51s timeout for start-up.
During this time, a reset cannot be asserted due to the WDI
not being toggled. The longer delay at power-on allows an
operating system to boot, an FPGA to initialize, or the
system software to initialize without the burden of dealing
with the Watchdog.
Symbol Table
FIGURE 4. CONNECTING A MANUAL RESET PUSH-BUTTON
WAVEFORM
ISL88014
ISL88015
ISL88011
ISL88012
ISL88013
INPUTS
Must be
steady
May change
from LOW
to HIGH
May change
from HIGH
to LOW
Don’t Care:
Changes
Allowed
N/A
POR
V
WDT
DD
(200ms) and then
OUTPUTS
Will be
steady
Will change
from LOW
to HIGH
Will change
from HIGH
to LOW
Changing:
State Not
Known
Center Line
is High
Impedance
R
RST/MR
pu
PB
(1.6s nominal),
µ
s or longer
April 8, 2011
FN8093.2

Related parts for ISL88013IH529Z-TK