SI4330-B1-FMR Silicon Laboratories Inc, SI4330-B1-FMR Datasheet - Page 40

no-image

SI4330-B1-FMR

Manufacturer Part Number
SI4330-B1-FMR
Description
IC RX ISM 240-960MHZ 20VQFN
Manufacturer
Silicon Laboratories Inc
Datasheets

Specifications of SI4330-B1-FMR

Frequency
240MHz ~ 960MHz
Sensitivity
-121dBm
Data Rate - Maximum
256 kbps
Modulation Or Protocol
FSK, GFSK, OOK
Applications
Remote Control, RKE, Security Systems
Current - Receiving
18.5mA
Data Interface
PCB, Surface Mount
Antenna Connector
PCB, Surface Mount
Features
RSSI Equipped
Voltage - Supply
1.8 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
20-VQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SI4330-B1-FMR
Manufacturer:
HIROSE
Quantity:
3 200
Part Number:
SI4330-B1-FMR
Manufacturer:
SILICON LABS/芯科
Quantity:
20 000
Si4330-B1
8. Auxiliary Functions
8.1. Smart Reset
The Si4330 contains an enhanced integrated SMART RESET or POR circuit. The POR circuit contains both a
classic level threshold reset as well as a slope detector POR. This reset circuit was designed to produce a reliable
reset signal under any circumstances. Reset will be initiated if any of the following conditions occur:
The reset will initialize all registers to their default values. The reset signal is also available for output and use by
the microcontroller by using the default setting for GPIO_0. The inverted reset signal is available by default on
GPIO_1.
40
Initial power on, VDD starts from gnd: reset is active till VDD reaches V
When VDD decreases below V
A software reset via “Register 08h. Operating Mode and Function Control 2,” on page 71: reset is active for time
T
On the rising edge of a VDD glitch when the supply voltage exceeds the following time functioned limit:
Release Reset Voltage
Power-On VDD Slope
Low VDD Limit
Software Reset Pulse
Threshold Voltage
Reference Slope
VDD Glitch Reset Pulse
SWRST
Parameter
VDD starts to rise
0.4V
LD
Figure 18. POR Glitch Parameters
TSWRST
for any reason: reset is active till VDD reaches V
Symbol
SVDD
VTSD
VRR
VDD(t)
VLD
TP
k
Table 14. POR Parameters
t=0,
VDD nom.
Also occurs after SDN, and
VLD<VRR is guaranteed
tested VDD slope region
Rev 1.0
initial power on
reset:
Vglitch>=0.4+t*0.2V/ms
Comment
showing glitch
actual VDD(t)
Reset
0.4V+t*0.2V/ms
T
P
reset limit:
RR
(see table);
t
0.85
0.03
Min
0.7
50
5
RR
;
Typ
1.3
0.4
0.2
16
1
1.75
Max
300
470
1.3
40
V/ms
V/ms
Unit
ms
us
V
V
V

Related parts for SI4330-B1-FMR