XR17V354IB176-F Exar Corporation, XR17V354IB176-F Datasheet - Page 29

IC UART PCIE 256B DUAL 176FPBGA

XR17V354IB176-F

Manufacturer Part Number
XR17V354IB176-F
Description
IC UART PCIE 256B DUAL 176FPBGA
Manufacturer
Exar Corporation
Datasheet

Specifications of XR17V354IB176-F

Number Of Channels
4, QUART
Package / Case
176-LFBGA
Features
*
Fifo's
256 Byte
Protocol
RS485
Voltage - Supply
3.3V
With Auto Flow Control
Yes
With Irda Encoder/decoder
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Data Rate
25 Mbps
Supply Current
120 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Operating Supply Voltage
3.3 V
No. Of Channels
4
Uart Features
Tx/Rx FIFO Counters
Supply Voltage Range
3V To 3.6V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
BGA
No. Of Pins
176
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR17V354IB176-F
Manufacturer:
EXAR
Quantity:
500
Part Number:
XR17V354IB176-F
Manufacturer:
Exar Corporation
Quantity:
10 000
Part Number:
XR17V354IB176-F
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
REV. 1.0.1
There are two methods to load transmit data and unload receive data from each UART channel. First, there is
a transmit data register and receive data register for each UART channel as shown in
programming. These registers support 8,
data transfer rate on the PCI bus. Additionally, a special register location provides receive data byte with its
associated error flags. This is a 16-bit or 32-bit read operation where the Line Status Register (LSR) content in
the UART channel register is paired along with the data byte. This operation further facilitates data unloading
with the error flags without having to read the LSR register separately. Furthermore, the XR17V354 supports
PCI burst mode for read/write operation of up to 256 bytes of data.
The second method is through each UART channel’s transmit holding register (THR) and receive holding
register (RHR). The THR and RHR registers are 16550 compatible so their access is limited to 8-bit format.
The software driver must separately read the LSR content for the associated error flags before reading the
data byte.
The XR17V354 supports PCI Burst Read and PCI Burst Write transactions anywhere in the mapped memory
region (except reserved areas). In addition, to utilize this feature fully, the device provides a separate memory
location (apart from the individual channel’s register set) where the RX and the TX FIFO can be read from/
written to, as shown in
support burst transactions:
For example, the locations for channel 2 are:
The RX FIFO data (up to the maximum 256 bytes) can be read out in a single burst 32-bit read operation
(maximum 16 DWORD reads) at memory locations 0x100 (channel 0), 0x500 (channel 1), 0x900
(channel 2) and 0x0D00 (channel 3). This operation is at least 16 times faster than reading the data in 256
separate 8-bit memory reads of RHR register (0x000 for channel 0, 0x400 for channel 1, 0x800 for channel 2
and 0x0C00 for channel 3).
2.0 TRANSMIT AND RECEIVE DATA
2.1
2.1.1
WITH N
Read n+0 to n+3
Read n+4 to n+7
R
EAD
FIFO DATA LOADING AND UNLOADING IN 32-BIT FORMAT
Channel N: (for channels 0 through 3) where M = 4N + 1.
Channel 2:
Etc.
RX FIFO,
O
Normal Rx FIFO Data Unloading at locations 0x100, 0x500, 0x900 and 0xD00
E
RRORS
RX FIFO
TX FIFO
RX FIFO + status
RX FIFO
TX FIFO
RX FIFO + status
Table
FIFO Data n+3
FIFO Data n+7
B
4. The following is an extract from the table showing the memory locations that
YTE
3
:
:
:
:
:
:
16,
24 and 32 bits wide format. In the 32-bit format, it increases the
FIFO Data n+2
FIFO Data n+6
0xM00 - 0xMFF (256 bytes)
0xM00 - 0xMFF (256 bytes)
0x(M+1)0 - 0x(M+2)FF (256 bytes data + 256 bytes status)
0x0900 - 0x09FF (256 bytes)
0x0900 - 0x09FF (256 bytes)
0x0A00 - 0x0BFF (256 bytes data + 256 bytes status)
B
YTE
29
HIGH PERFORMANCE QUAD PCI-EXPRESS UART
2
FIFO Data n+1
FIFO Data n+5
B
YTE
1
Table 4
FIFO Data n+0
FIFO Data n+4
XR17V354
B
YTE
set to ease
0

Related parts for XR17V354IB176-F