SC16C652BIB48 NXP Semiconductors, SC16C652BIB48 Datasheet - Page 21

IC, UART, DUAL, 32BYTE FIFO, 16C652

SC16C652BIB48

Manufacturer Part Number
SC16C652BIB48
Description
IC, UART, DUAL, 32BYTE FIFO, 16C652
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C652BIB48

No. Of Channels
2
Data Rate
5Mbps
Supply Voltage Range
2.25V To 5.5V
Operating Temperature Range
-40°C To +85°C
Digital Ic Case Style
LQFP
No. Of Pins
48
Svhc
No SVHC (18-Jun-2010)
Uart Features
Independent Transmit & Receive UART Control, Software Selectable Baud Rate Generator
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C652BIB48
Manufacturer:
AD
Quantity:
9 600
Part Number:
SC16C652BIB48
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
SC16C652BIB48
Quantity:
1 200
Company:
Part Number:
SC16C652BIB48
Quantity:
1 246
Company:
Part Number:
SC16C652BIB48
Quantity:
20
Part Number:
SC16C652BIB48,128
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC16C652BIB48,151
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
SC16C652BIB48,157
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
SC16C652B_4
Product data sheet
7.5 Line Control Register (LCR)
The Line Control Register is used to specify the asynchronous data communication
format. The word length, the number of stop bits, and the parity are selected by writing the
appropriate bits in this register.
Table 16:
Table 17:
Table 18:
Table 19:
Bit
7
6
5:3
2
1:0
LCR[5]
X
X
0
0
1
LCR[2]
0
1
1
LCR[1]
0
0
1
1
Symbol
LCR[7]
LCR[6]
LCR[5:3]
LCR[2]
LCR[1:0]
LCR[4]
X
0
1
0
1
Line Control Register bits description
LCR[5:3] parity selection
LCR[2] stop bit length
LCR[1:0] word length
Word length (bits) Stop bit length (bit times)
5, 6, 7, 8
5
6, 7, 8
LCR[0]
0
1
0
1
LCR[3]
0
1
1
1
1
Description
Divisor latch enable. The internal baud rate counter latch and Enhanced
Feature mode enable.
Set break. When enabled, the Break control bit causes a break condition to
be transmitted (the TX output is forced to a logic 0 state). This condition
exists until disabled by setting LCR[6] to a logic 0.
Programs the parity conditions (see
Stop bits. The length of stop bit is specified by this bit in conjunction with the
programmed word length (see
Word length bits 1, 0. These two bits specify the word length to be
transmitted or received (see
Rev. 04 — 1 September 2005
logic 0 = divisor latch disabled (normal default condition)
logic 1 = divisor latch enabled
logic 0 = no TX break condition (normal default condition)
logic 1 = forces the transmitter output (TX) to a logic 0 for alerting the
remote receiver to a line break condition
logic 0 or cleared = default condition
logic 0 or cleared = default condition
Dual UART with 32-byte FIFOs and IrDA encoder/decoder
Parity selection
no parity
odd parity
even parity
forced parity ‘1’
forced parity ‘0’
Word length (bits)
5
6
7
8
1
1
2
1
2
Table
Table
19).
Table
18).
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
17).
SC16C652B
21 of 43

Related parts for SC16C652BIB48