COP8SGR728M8 National Semiconductor, COP8SGR728M8 Datasheet - Page 26

no-image

COP8SGR728M8

Manufacturer Part Number
COP8SGR728M8
Description
8-Bit Microcontroller IC
Manufacturer
National Semiconductor
Series
COP8r
Datasheet

Specifications of COP8SGR728M8

Controller Family/series
COP8
Core Size
8 Bit
Peak Reflow Compatible (260 C)
No
Leaded Process Compatible
No
Package
28SOIC W
Family Name
COP8
Maximum Speed
15 MHz
Ram Size
512 Byte
Program Memory Size
32 KB
Operating Supply Voltage
3.3|5 V
Data Bus Width
8 Bit
Program Memory Type
EPROM
Number Of Programmable I/os
40
Interface Type
USART
Operating Temperature
-40 to 85 °C
Number Of Timers
4
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
COP8SGR728M8/NOPB
Manufacturer:
National
Quantity:
296
www.national.com
7.0 Power Saving Features
7.2 IDLE MODE
The device is placed in the IDLE mode by writing a “1” to the
IDLE flag (G6 data bit). In this mode, all activities, except the
associated on-board oscillator circuitry and the IDLE Timer
T0, are stopped.
As with the HALT mode, the device can be returned to
normal operation with a reset, or with a Multi-Input Wakeup
from the L Port. Alternately, the microcontroller resumes
normal operation from the IDLE mode when the twelfth bit
(representing 4.096 ms at internal clock frequency of
10 MHz, t
This toggle condition of the twelfth bit of the IDLE Timer T0 is
latched into the T0PND pending flag.
The user has the option of being interrupted with a transition
on the twelfth bit of the IDLE Timer T0. The interrupt can be
enabled or disabled via the T0EN control bit. Setting the
T0EN flag enables the interrupt and vice versa.
C
= 1 µs) of the IDLE Timer toggles.
FIGURE 18. Wakeup from HALT
FIGURE 19. Wakeup from IDLE
(Continued)
26
The user can enter the IDLE mode with the Timer T0 inter-
rupt enabled. In this case, when the T0PND bit gets set, the
device will first execute the Timer T0 interrupt service routine
and then return to the instruction following the “Enter Idle
Mode” instruction.
Alternatively, the user can enter the IDLE mode with the
IDLE Timer T0 interrupt disabled. In this case, the device will
resume normal operation with the instruction immediately
following the “Enter IDLE Mode” instruction.
Note: It is necessary to program two NOP instructions following both the set
HALT mode and set IDLE mode instructions. These NOP instructions
are necessary to allow clock resynchronization following the HALT or
IDLE modes.
10131725
10131726

Related parts for COP8SGR728M8