XR88C681CP/40 Exar Corporation, XR88C681CP/40 Datasheet - Page 61

no-image

XR88C681CP/40

Manufacturer Part Number
XR88C681CP/40
Description
Dual Channel UART
Manufacturer
Exar Corporation
Datasheet

Specifications of XR88C681CP/40

Features
*
Number Of Channels
2, DUART
Fifo's
1 Byte, 3 Byte
Voltage - Supply
5V
With Parallel Port
Yes
With Cmos
Yes
Mounting Type
Through Hole
Package / Case
40-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XR88C681CP/40
Manufacturer:
TP
Quantity:
6 238
Part Number:
XR88C681CP/40
Manufacturer:
EXAR/艾科嘉
Quantity:
20 000
Part Number:
XR88C681CP/40-F
Manufacturer:
Linear
Quantity:
185
2. Externally connect the OP3 pin to the IP3 and IP4 pins.
3. Write FF
This step will specify that the timing source for the
Transmitter and Receiver of Channel A will be derived
from input pins IP3 and IP4, respectively. Additionally,
this step allow the DUART hardware to presume that
these input signal are 1X signals. Hence, there is no
division-by-16 of this signal. Therefore, the bit rate of
Channel A is at 1 Mbps.
Please note that if the user were to apply this example,
he/she would be responsible for ensuring that the
Now, here is an explanation for each of these parameters.
D t
The DUART employs dynamic logic throughout much of
its circuitry. Therefore, limits on tCLK and fCLK are
needed in order to ensure that the device will function
properly. This parameter just places a lower limit on the
amount of time at the signal applied through the X1/CLK
pin must reside at the high and low states.
D f
This parameter specifies the range of frequencies
permissible at the X1/CLK input, via either crystal
oscillator or applied TTL input signal. Therefore, the use
can only apply between 2.0 and 4.0 MHz at this input.
Thereby applying a 1 MHz square wave into these two
input pins.
CLK
CLK
Rev. 2.11
f
RTX
f
Symbol
RTX
t
f
t
f
t
f
CTC
CTC
CLK
CLK
RTX
RTX
- X1/CLK (External) High or Low Time
- X1/CLK Crystal High or Low Time
- 16X
- 1X
16
to CSRA.
Parameter
X1/CLK (External) High or Low Time
X1/CLK Crystal or External Frequency
Counter/Timer External Clock High or Low
Time - IP2 Input
Counter/Timer External Clock Frequency - IP2
Input
RXC and TXC (External) High or Low Time -
via IP2, IP3, IP4 and IP5
RXC and TXC (External) Frequency - via IP2,
IP3, IP4, and IP5
16X
1X
Table 20. Clock Timing (Figure 13)
61
incoming serial data stream is synchronous with the 1
MHz (1X) clock signal; in order to minimize bit errors.
D.7 Explanation of Clock Timing Signals
The purpose of this section is to explain the Data Sheet
specification on the Timing Control Block parameters. In
the past, this subject has been the source of considerable
confusion by numerous users.
The XR88C681 Data Sheet presents the following
parameter specifications in the
“AC ELECTRICAL CHARACTERISTICS”
D t
This parameter places a lower limit on the amount of time
that the signal, being applied to the IP2 pin, for use by the
Counter/Timer, can reside at the high and low states.
Please note that this limit has no relationship with the
parameter tRTX, which is another spec associated with
the IP2 input.
D f
This parameter places an upper limit of the input
frequency being applied to the IP2 pin, for use by the
Counter/Timer. The spec basically states that a signal
with frequency up to 4.0 MHz can be applied at the IP2
pin, and still be properly handled by the Counter/Timer.
Time - IP2 Input
IP2 Input
CTC
CTC
Min.
100
100
220
2.0
- Counter/Timer External Clock High or Low
- Counter/Timer External Clock Frequency -
0
0
0
3.6864
Typ.
XR88C681
Max.
4.0
4.0
2.0
1.0
Units
MHz
MHz
MHz
MHz
ns
ns
ns

Related parts for XR88C681CP/40