MC9S12DG128CPVE Freescale, MC9S12DG128CPVE Datasheet - Page 81

no-image

MC9S12DG128CPVE

Manufacturer Part Number
MC9S12DG128CPVE
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9S12DG128CPVE

Cpu Family
HCS12
Device Core Size
16b
Frequency (max)
50MHz
Interface Type
SCI/SPI/I2C/CAN
Total Internal Ram Size
8KB
# I/os (max)
91
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
2.5/5V
Operating Supply Voltage (max)
2.75/5.25V
Operating Supply Voltage (min)
2.25/2.35/4.5V
On-chip Adc
2(8-chx10-bit)
Instruction Set Architecture
CISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
112
Package Type
LQFP
Program Memory Type
Flash
Program Memory Size
128KB
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12DG128CPVE
Manufacturer:
FREESCA
Quantity:
2 390
Part Number:
MC9S12DG128CPVE
Manufacturer:
FREESCALE
Quantity:
3 500
Part Number:
MC9S12DG128CPVE
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12DG128CPVE
Manufacturer:
FREESCALE
Quantity:
3 500
Part Number:
MC9S12DG128CPVE
Manufacturer:
FREESCALE
Quantity:
20 000
Part Number:
MC9S12DG128CPVER
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Section 5 Resets and Interrupts
5.1 Overview
Consult the Exception Processing section of the CPU Reference Manual for information on resets and
interrupts.
5.2 Vectors
5.2.1 Vector Table
(Table 5-1) lists interrupt sources and vectors in default order of priority.
Freescale Semiconductor
Vector Address
$FFFE, $FFFF
$FFFC, $FFFD
$FFFA, $FFFB
$FFF8, $FFF9
$FFF6, $FFF7
$FFF4, $FFF5
$FFF2, $FFF3
$FFF0, $FFF1
$FFEE, $FFEF
$FFEC, $FFED
$FFEA, $FFEB
$FFE8, $FFE9
$FFE6, $FFE7
$FFE4, $FFE5
$FFE2, $FFE3
$FFE0, $FFE1
$FFDE, $FFDF
$FFDC, $FFDD
$FFDA, $FFDB
$FFD8, $FFD9
$FFD6, $FFD7
$FFD4, $FFD5
$FFD2, $FFD3
$FFD0, $FFD1
$FFCE, $FFCF
$FFCC, $FFCD
Enhanced Capture Timer channel 0
Enhanced Capture Timer channel 1
Enhanced Capture Timer channel 2
Enhanced Capture Timer channel 3
Enhanced Capture Timer channel 4
Enhanced Capture Timer channel 5
Enhanced Capture Timer channel 6
Enhanced Capture Timer channel 7
XIRQ / BF High Priority Sync Pulse
Enhanced Capture Timer overflow
Unimplemented instruction trap
Pulse accumulator input edge
Pulse accumulator A overflow
Clock Monitor fail reset
Interrupt Source
Real Time Interrupt
COP failure reset
Table 5-1 Interrupt Vector Locations
Port H
Reset
Port J
ATD0
ATD1
SCI0
SCI1
SPI0
SWI
IRQ
Mask
CCR
None
None
None
None
None
X-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
I-Bit
Device User Guide — 9S12DT128DGV2/D V02.16
(PIEJ7, PIEJ6, PIEJ1, PIEJ0)
None / BFRIER (XSYNIE)
COPCTL (CME, FCME)
SPICR1 (SPIE, SPTIE)
(TIE, TCIE, RIE, ILIE)
(TIE, TCIE, RIE, ILIE)
ATDCTL2 (ASCIE)
ATDCTL2 (ASCIE)
COP rate select
INTCR (IRQEN)
PIEH (PIEH7-0)
CRGINT (RTIE)
Local Enable
PACTL (PAOVI)
TSCR2 (TOF)
PACTL (PAI)
TIE (C0I)
TIE (C1I)
TIE (C2I)
TIE (C3I)
TIE (C4I)
TIE (C5I)
TIE (C6I)
TIE (C7I)
SCICR2
SCICR2
None
None
None
PIEJ
HPRIO Value
to Elevate
$EC
$DE
$DC
$CE
$CC
$EE
$EA
$DA
$D8
$D6
$D4
$D2
$D0
$F2
$F0
$E8
$E6
$E4
$E2
$E0
81

Related parts for MC9S12DG128CPVE