ISL12028IBAZ Intersil, ISL12028IBAZ Datasheet - Page 13

no-image

ISL12028IBAZ

Manufacturer Part Number
ISL12028IBAZ
Description
IC RTC/CALENDAR EEPROM 14-SOIC
Manufacturer
Intersil
Type
Clock/Calendar/Supervisor/EEPROMr
Datasheet

Specifications of ISL12028IBAZ

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
14-SOIC (3.9mm Width), 14-SOL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12028IBAZ-T
Manufacturer:
Intersil
Quantity:
3
Control Registers (Non-Volatile)
The Control Bits and Registers described in the following are
non-volatile.
BL Register
BP2, BP1, BP0 - Block Protect Bits
The Block Protect Bits, BP2, BP1 and BP0, determine which
blocks of the array are write protected. A write to a protected
block of memory is ignored. The block protect bits will
prevent write operations to one of eight segments of the
array. The partitions are described in Table 3.
INT Register: Interrupt Control and
Frequency Output Register
IM, AL1E, AL0E - Interrupt Control and Status Bits
There are two Interrupt Control bits; Alarm 1 Interrupt Enable
(AL1E) and Alarm 0 Interrupt Enable (AL0E) to specifically
enable or disable the alarm interrupt signal output (IRQ/
F
AL0E or both bits are set to ‘1’ and both the FO1 and FO0
bits are set to 0 (F
The IM bit enables the pulsed interrupt mode. To enter this
mode, the AL0E or AL1E bits are set to “1”, and the IM bit to
“1”. The IRQ/F
alarm occurs. This means that once the interrupt mode
alarm is set, it will continue to alarm for each occurring
match of the alarm and present time. This mode is
convenient for hourly or daily hardware interrupts in
microcontroller applications such as security cameras or
utility meter reading.
In the case that both Alarm 0 and Alarm 1 are enabled, the
IRQ/F
the RTC (both alarms can provide hardware interrupt). If the
IM bit is also set to "1", the IRQ/F
of the alarms as well.
FO1, FO0 - Programmable Frequency Output Bits
These are two output control bits. They select one of three
divisions of the internal oscillator, that is applied to the IRQ/
OUT
0
0
0
0
1
1
1
1
). The interrupts are enabled when either the AL1E or
OUT
0
0
1
1
0
0
1
1
TABLE 3. BLOCK PROTECT PARTITIONS
pin will be pulsed each time either alarm matches
0
1
0
1
0
1
0
1
OUT
PROTECTED ADDRESSES
OUT
output will now be pulsed each time an
disabled).
None (Default)
180
100
000
000
000
000
000
ISL12028
h
h
h
h
h
h
h
13
– 1FF
– 1FF
– 1FF
– 03F
– 07F
– 0FF
– 1FF
OUT
h
h
h
h
h
h
h
will be pulsed for each
ARRAY LOCK
First 16 Pages
First 4 Pages
First 8 Pages
Upper 1/4
Upper 1/2
Full Array
Full Array
ISL12028, ISL12028A
None
F
output. When using this function, the Alarm output function is
disabled.
Oscillator Compensation Registers
There are two trimming options.
These registers are non-volatile. The combination of analog
and digital trimming can give up to -64 to +110 ppm of total
adjustment.
ATR Register - ATR5, ATR4, ATR3, ATR2, ATR1,
ATR0: Analog Trimming Register
Six analog trimming bits, ATR0 to ATR5, are provided in
order to adjust the on-chip load capacitance value for
frequency compensation of the RTC. Each bit has a different
weight for capacitance adjustment. For example, using a
Citizen CFS-206 crystal with different ATR bit combinations
provides an estimated ppm adjustment range from -34ppm
to +80ppm to the nominal frequency compensation.
The effective on-chip series load capacitance, C
ranges from 4.5pF to 20.25pF with a mid-scale value of
12.5pF (default). C
controlled capacitors, C
and X2 pins to ground (see Figure 12). The value of C
C
C X
OUT
X2
FO1
- ATR. Analog Trimming Register
- DTR. Digital Trimming Register
TABLE 4. PROGRAMMABLE FREQUENCY OUTPUT BITS
0
0
1
1
=
is given by Equation 1:
(
output pin. Table 4 shows the selection bits for this
16 b5
FO0
0
1
0
1
+
X1
X2
8 b4
FIGURE 12. DIAGRAM OF ATR
LOAD
+
4 b3
C
C
X1
X2
X1
is changed via two digitally
Alarm output (F
+
and C
2 b2
OUTPUT FREQUENCY
+
X2
1 b1
32.768kHz
OSCILLATOR
4096Hz
, connected from the X1
CRYSTAL
1Hz
+
OUT
0.5 b0
disabled)
+
November 30, 2010
9
LOAD
)pF
,
X1
FN8233.9
(EQ. 1)
and

Related parts for ISL12028IBAZ