ISL12025IBZ-T Intersil, ISL12025IBZ-T Datasheet - Page 19

no-image

ISL12025IBZ-T

Manufacturer Part Number
ISL12025IBZ-T
Description
IC RTC/CALENDAR EEPROM 8-SOIC
Manufacturer
Intersil
Type
Clock/Calendar/Supervisor/EEPROMr
Datasheet

Specifications of ISL12025IBZ-T

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Acknowledge Polling
Disabling of the inputs during non-volatile write cycles can
be used to take advantage of the typical 5ms write cycle
time. Once the stop condition is issued to indicate the end of
the master’s byte load operation, the ISL12025 initiates the
internal non-volatile write cycle. Acknowledge polling can
begin immediately. To do this, the master issues a start
condition followed by the Memory Array Slave Address Byte
for a write or read operation (AEh or AFh). If the ISL12025 is
still busy with the non-volatile write cycle, then no ACK will
be returned. When the ISL12025 has completed the write
operation, an ACK is returned and the host can proceed with
the read or write operation. See the flow chart in
Figure 24. Note: Do not use the CCR Slave byte (DEh or
DFh) for Acknowledge Polling.
Read Operations
There are three basic read operations: Current Address
Read, Random Read and Sequential Read.
SIGNALS FROM
THE SLAVE
SIGNALS FROM
THE MASTER
SDA BUS
ADDRESS POINTER ENDS
6 BYTES
FIGURE 21. WRITING 12 BYTES TO A 16-BYTE MEMORY PAGE STARTING AT ADDRESS 10
ADDRESS = 5
AT ADDR = 5
SIGNALS FROM
THE MASTER
SDA BUS
SIGNALS FROM
THE SLAVE
A
R
S
T
T
19
1
ADDRESS
SLAVE
1
1
1
S
A
R
T
T
0
1
A
C
K
FIGURE 22. PAGE WRITE SEQUENCE
ADDRESS
FIGURE 20. BYTE WRITE SEQUENCE
0 0 0 0 0 0 0
SLAVE
ADDRESS 1
1
WORD
1
1
0
ISL12025
A
C
K
0 0 0 0 0 0 0
ADDRESS 1
WORD
A
C
K
ADDRESS 0
Current Address Read
Internally the ISL12025 contains an address counter that
maintains the address of the last word read incremented by
one. Therefore, if the last read was to address n, the next
read operation would access data from address n + 1. On
power-up, the 16-bit address is initialized to 0h. In this way, a
current address read immediately after the power-on reset
can download the entire contents of memory starting at the
first location. Upon receipt of the Slave Address Byte with
the R/W bit set to one, the ISL12025 issues an
acknowledge, then transmits eight data bits. The master
terminates the read operation by not responding with an
acknowledge during the ninth clock and issuing a stop
condition. See Figure 23 for the address, acknowledge, and
data transfer sequence.
WORD
ADDRESS
A
C
K
10
ADDRESS 0
WORD
A
C
K
1
1
DATA
A
C
K
(1)
n
n
6 BYTES
16 FOR EEPROM ARRAY
8 FOR CCR
DATA
ADDRESS
A
C
K
15
O
S
T
P
DATA
(n)
A
C
K
S
O
P
August 13, 2008
T
FN6371.3

Related parts for ISL12025IBZ-T