ISL98003INZ-110 Intersil, ISL98003INZ-110 Datasheet - Page 13

IC AFE 3CH 8BIT 110MHZ 80EPTQFP

ISL98003INZ-110

Manufacturer Part Number
ISL98003INZ-110
Description
IC AFE 3CH 8BIT 110MHZ 80EPTQFP
Manufacturer
Intersil
Datasheet

Specifications of ISL98003INZ-110

Number Of Bits
8
Number Of Channels
3
Power (watts)
1.1W
Voltage - Supply, Analog
1.8V, 3.3V
Voltage - Supply, Digital
1.65 V ~ 2 V
Package / Case
80-TQFP Exposed Pad, 80-eTQFP, 80-HTQFP, 80-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL98003INZ-110
Manufacturer:
GE
Quantity:
340
Part Number:
ISL98003INZ-110
Manufacturer:
Intersil
Quantity:
10 000
Register Listing
ADDRESS
0x1A
0x1B
0x1C
0x1D
0x1E
0x1F
0x20
0x21
0x22
0x23
0x24
0x25
0x26
Green Offset MSB, (0x80)
Green Offset LSB, (0x00)
Blue Offset MSB, (0x80)
Blue Offset LSB, (0x00)
PLL HTOTAL MSB, (0x06)
PLL HTOTAL LSB, (0x98)
PLL Phase, (0x00)
PLL Pre-coast, (0x04)
PLL Post-coast, (0x04)
PLL Misc, (0x00)
DC-Restore and ABLC
starting pixel MSB, (0x00)
DC-Restore and ABLC
starting pixel LSB, (0x02)
DC-Restore Clamp Width,
(0x10)
(DEFAULT VALUE)
REGISTER
(Continued)
13
BITS
7:0
5:0
7:6
7:0
5:0
7:6
5:0
7:0
5:0
7:0
7:0
5:0
7:0
7:0
0
1
2
3
4
Green Offset MSB
N/A
Green Offset LSB
Blue Offset MSB
N/A
Blue Offset LSB
PLL HTOTAL MSB
PLL HTOTAL LSB
PLL Sampling Phase
Pre-coast
Post-coast
PLL Lock Edge HSYNC
CLKINV ENABLE
Ext Coast SEL
Ext Coast POL
EXT CLOCK
DC-Restore and ABLC
starting pixel (MSB)
DC-Restore and ABLC
starting pixel (LSB)
DC-Restore clamp width
FUNCTION NAME
ISL98003
ABLC off: upper 8 bits to Green offset DAC
ABLC enabled: Green digital offset
(See Red Offset)
See Red Offset
ABLC off: upper 8 bits to Blue offset DAC
ABLC enabled: Blue digital offset
(See Red Offset)
See Red Offset
14-bit HTOTAL
PLL updated on LSB write only.
PLL updated on LSB write only. SXGA default
Used to control the phase of the ADC’s sample point relative
to the period of a pixel. Adjust to obtain optimum image quality.
One step = 5.625° (1.56% of pixel period).
Number of lines the PLL will coast prior to the start of VSYNC.
Number of lines the PLL will coast after the end of VSYNC.
0: PLL locks to trailing edge of selected HSYNC (default)
1: PLL locks to leading edge of selected HSYNC
0: CLKINV input ignored
1: CLKINV input enabled
0: Internal COAST generation
1: External COAST source
0: Active high external COAST
1: Active low external COAST
0: Internal pixel clock from DPLL
1: External pixel clock from EXTCLKin pin
Pixel after Raw HSYNC trailing edge to begin DC-restore and
ABLC. 14 bits.
Only applies to DC-restore clamp used for AC-coupled
configurations. A value of 0x00 means the clamp DAC is never
connected to the input.
DESCRIPTION
September 12, 2008
FN6760.0

Related parts for ISL98003INZ-110