EPM2210F256C4 Altera, EPM2210F256C4 Datasheet - Page 55

IC MAX II CPLD 2210 LE 256-FBGA

EPM2210F256C4

Manufacturer Part Number
EPM2210F256C4
Description
IC MAX II CPLD 2210 LE 256-FBGA
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM2210F256C4

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
2.5V, 3.3V
Number Of Logic Elements/blocks
2210
Number Of Macrocells
1700
Number Of I /o
204
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-FBGA
Voltage
2.5V, 3.3V
Memory Type
FLASH
Number Of Logic Elements/cells
2210
Family Name
MAX II
# Macrocells
1700
Frequency (max)
2.3148GHz
Propagation Delay Time
9.1ns
Number Of Logic Blocks/elements
221
# I/os (max)
204
Operating Supply Voltage (typ)
2.5/3.3V
In System Programmable
Yes
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1340
EPM2210F256C4

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM2210F256C4
Manufacturer:
ALTERA
Quantity:
1 758
Part Number:
EPM2210F256C4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210F256C4
Manufacturer:
ALTERA
0
Part Number:
EPM2210F256C4
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
Quantity:
24
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
Quantity:
6
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
Quantity:
745
Part Number:
EPM2210F256C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA
0
Part Number:
EPM2210F256C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EPM2210F256C4N
Quantity:
380
Part Number:
EPM2210F256C4RR
Quantity:
18 962
Chapter 4: Hot Socketing and Power-On Reset in MAX II Devices
Power-On Reset Circuitry
Figure 4–4. ESD Protection During Negative Voltage Zap
Power-On Reset Circuitry
© October 2008 Altera Corporation
When the I/O pin receives a negative ESD zap at the pin that is less than –0.7 V (0.7 V
is the voltage drop across a diode), the intrinsic
P-Substrate/N+ drain diode is forward biased. Therefore, the discharge ESD current
path is from GND to the I/O pin, as shown in
MAX II devices have POR circuits to monitor V
power-up. The POR circuit monitors these voltages, triggering download from the
non-volatile configuration flash memory (CFM) block to the SRAM logic, maintaining
tri-state of the I/O pins (with weak pull-up resistors enabled) before and during this
process. When the MAX II device enters user mode, the POR circuit releases the I/O
pins to user functionality. The POR circuit of the MAX II (except MAX IIZ) device
continues to monitor the V
POR circuit of the MAX IIZ device does not monitor the V
device enters into user mode. More details are provided in the following sub-sections.
I/O
GND
Source
Drain
Drain
Source
CCINT
PMOS
NMOS
voltage level to detect a brown-out condition. The
Gate
Gate
P-Substrate
Figure
CCINT
N+
N+
and V
D
S
4–4.
GND
I/O
G
CCIO
CCINT
voltage levels during
voltage level after the
MAX II Device Handbook
4–5

Related parts for EPM2210F256C4