EPF10K20TC144-4N Altera, EPF10K20TC144-4N Datasheet - Page 41

IC FLEX 10K FPGA 20K 144-TQFP

EPF10K20TC144-4N

Manufacturer Part Number
EPF10K20TC144-4N
Description
IC FLEX 10K FPGA 20K 144-TQFP
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K20TC144-4N

Number Of Logic Elements/cells
1152
Number Of Labs/clbs
144
Total Ram Bits
12288
Number Of I /o
102
Number Of Gates
63000
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
144-TQFP, 144-VQFP
Family Name
FLEX 10K
Number Of Usable Gates
20000
Number Of Logic Blocks/elements
1152
# I/os (max)
102
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
5V
Logic Cells
1152
Ram Bits
12288
Device System Gates
63000
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-2219

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K20TC144-4N
Manufacturer:
Altera
Quantity:
135
Part Number:
EPF10K20TC144-4N
Manufacturer:
ALTERA31
Quantity:
2 640
Part Number:
EPF10K20TC144-4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K20TC144-4N
Manufacturer:
ALTERA
0
Part Number:
EPF10K20TC144-4N
Manufacturer:
ALTERA
Quantity:
20 000
Altera Corporation
SAMPLE/PRELOAD
EXTEST
BYPASS
USERCODE
IDCODE
ICR Instructions
Table 13. FLEX 10K JTAG Instructions
JTAG Instruction
Allows a snapshot of signals at the device pins to be captured and examined during
normal device operation, and permits an initial data pattern output at the device pins.
Allows the external circuitry and board-level interconnections to be tested by forcing a
test pattern at the output pins and capturing test results at the input pins.
Places the 1-bit bypass register between the TDI and TDO pins, which allows the BST
data to pass synchronously through a selected device to adjacent devices during normal
device operation.
Selects the user electronic signature (USERCODE) register and places it between the
TDI and TDO pins, allowing the USERCODE to be serially shifted out of TDO.
Selects the IDCODE register and places it between TDI and TDO, allowing the IDCODE
to be serially shifted out of TDO.
These instructions are used when configuring a FLEX 10K device via JTAG ports with a
BitBlaster, or ByteBlasterMV or MasterBlaster download cable, or using a Jam File
(.jam) or Jam Byte-Code File (.jbc) via an embedded processor.
The instruction register length of FLEX 10K devices is 10 bits. The
USERCODE register length in FLEX 10K devices is 32 bits; 7 bits are
determined by the user, and 25 bits are predetermined.
show the boundary-scan register length and device IDCODE information
for FLEX 10K devices.
Table 14. FLEX 10K Boundary-Scan Register Length
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
EPF10K10, EPF10K10A
EPF10K20
EPF10K30, EPF10K30A
EPF10K40
EPF10K50, EPF10K50V
EPF10K70
EPF10K100, EPF10K100A
EPF10K130V
EPF10K250A
Device
Description
Register Length
Boundary-Scan
Tables 14
1,104
1,248
1,440
1,440
480
624
768
864
960
and
41
15

Related parts for EPF10K20TC144-4N