EP2S60F672C4N Altera, EP2S60F672C4N Datasheet - Page 115

IC STRATIX II FPGA 60K 672-FBGA

EP2S60F672C4N

Manufacturer Part Number
EP2S60F672C4N
Description
IC STRATIX II FPGA 60K 672-FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S60F672C4N

Number Of Logic Elements/cells
60440
Number Of Labs/clbs
3022
Total Ram Bits
2544192
Number Of I /o
492
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
60440
# I/os (max)
492
Frequency (max)
711.24MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
60440
Ram Bits
2544192
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
For Use With
544-1700 - DSP KIT W/STRATIX II EP2S60N544-1697 - NIOS II KIT W/STRATIX II EP2S60N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1913
EP2S60F672C4N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S60F672C4N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP2S60F672C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S60F672C4N
Manufacturer:
ALTERA
0
IEEE Std. 1149.1
JTAG Boundary-
Scan Support
Altera Corporation
May 2007
SII51003-4.2
All Stratix
boundary-scan test (BST) circuitry that complies with the IEEE
Std. 1149.1. JTAG boundary-scan testing can be performed either before
or after, but not during configuration. Stratix II devices can also use the
JTAG port for configuration with the Quartus
using either Jam Files (.jam) or Jam Byte-Code Files (.jbc).
Stratix II devices support IOE I/O standard setting reconfiguration
through the JTAG BST chain. The JTAG chain can update the I/O
standard for all input and output pins any time before or during user
mode through the CONFIG_IO instruction. You can use this capability
for JTAG testing before configuration when some of the Stratix II pins
drive or receive from other devices on the board using voltage-referenced
standards. Because the Stratix II device may not be configured before
JTAG testing, the I/O pins may not be configured for appropriate
electrical standards for chip-to-chip communication. Programming those
I/O standards via JTAG allows you to fully test I/O connections to other
devices.
A device operating in JTAG mode uses four required pins, TDI,TDO, TMS,
and TCK, and one optional pin, TRST. The TCK pin has an internal weak
pull-down resistor, while the TDI,TMS and
pull-ups. The JTAG input pins are powered by the 3.3-V VCCPD pins. The
TDO output pin is powered by the V
Stratix II devices also use the JTAG port to monitor the logic operation of
the device with the SignalTap
devices support the JTAG instructions shown in
1
The Stratix II device instruction register length is 10 bits and the
USERCODE register length is 32 bits.
boundary-scan register length and device IDCODE information for
Stratix II devices.
Stratix II, Stratix, Cyclone
within the first 17 devices in a JTAG chain. All of these devices
have the same JTAG controller. If any of the Stratix II, Stratix,
Cyclone II, or Cyclone devices are in the 18th of further position,
they fail configuration. This does not affect SignalTap II.
®
II devices provide Joint Test Action Group (JTAG)
3. Configuration & Testing
®
II embedded logic analyzer. Stratix II
®
Tables 3–2
II, and Cyclone devices must be
CCIO
power supply of bank 4.
TRST
®
and
II software or hardware
pins have weak internal
Table
3–3
3–1.
show the
3–1

Related parts for EP2S60F672C4N