EP4CE40F29I7N Altera, EP4CE40F29I7N Datasheet - Page 9

no-image

EP4CE40F29I7N

Manufacturer Part Number
EP4CE40F29I7N
Description
IC CYCLONE IV FPGA 40K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE40F29I7N

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1134000
Number Of I /o
532
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Cyclone IV
Number Of Logic Blocks/elements
39600
Logic Cells
39600
Ram Bits
1161216
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE40F29I7N
Manufacturer:
NXP
Quantity:
1 200
Part Number:
EP4CE40F29I7N
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP4CE40F29I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE40F29I7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29I7N
Manufacturer:
ALTERA
0
Part Number:
EP4CE40F29I7N
0
Chapter 1: Cyclone IV FPGA Device Family Overview
Cyclone IV Device Family Architecture
I/O Features
Clock Management
External Memory Interfaces
© December 2010 Altera Corporation
f
f
Cyclone IV device I/O supports programmable bus hold, programmable pull-up
resistors, programmable delay, programmable drive strength, programmable
slew-rate control to optimize signal integrity, and hot socketing. Cyclone IV devices
support calibrated on-chip series termination (Rs OCT) or driver impedance matching
(Rs) for single-ended I/O standards. In Cyclone IV GX devices, the high-speed
transceiver I/Os are located on the left side of the device. The top, bottom, and right
sides can implement general-purpose user I/Os.
Table 1–8
Table 1–8. I/O Standards Support for the Cyclone IV Device Family
The LVDS SERDES is implemented in the core of the device using logic elements.
For more information, refer to the
Cyclone IV devices include up to 30 global clock (GCLK) networks and up to eight
PLLs with five outputs per PLL to provide robust clock management and synthesis.
You can dynamically reconfigure Cyclone IV device PLLs in user mode to change the
clock frequency or phase.
Cyclone IV GX devices support two types of PLLs: multipurpose PLLs and general-
purpose PLLs:
For more information, refer to the
chapter.
Cyclone IV devices support SDR, DDR, DDR2 SDRAM, and QDRII SRAM interfaces
on the top, bottom, and right sides of the device. Cyclone IV E devices also support
these interfaces on the left side of the device. Interfaces may span two or more sides of
the device to allow more flexible board design. The Altera
interface solution consists of a PHY interface and a memory controller. Altera supplies
the PHY IP and you can use it in conjunction with your own custom memory
controller or an Altera-provided memory controller. Cyclone IV devices support the
use of error correction coding (ECC) bits on DDR and DDR2 SDRAM interfaces.
Single-Ended I/O
Differential I/O
Use multipurpose PLLs for clocking the transceiver blocks. You can also use them
for general-purpose clocking when they are not used for transceiver clocking.
Use general purpose PLLs for general-purpose applications in the fabric and
periphery, such as external memory interfaces. Some of the general purpose PLLs
can support transceiver clocking.
Type
lists the I/O standards that Cyclone IV devices support.
LVTTL, LVCMOS, SSTL, HSTL, PCI, and PCI-X
SSTL, HSTL, LVPECL, BLVDS, LVDS, mini-LVDS, RSDS, and PPDS
I/O Features in Cyclone IV Devices
Clock Networks and PLLs in Cyclone IV Devices
I/O Standard
Cyclone IV Device Handbook, Volume 1
®
DDR SDRAM memory
chapter.
1–9

Related parts for EP4CE40F29I7N