EP2S130F1508C3N Altera, EP2S130F1508C3N Datasheet - Page 26

IC STRATIX II FPGA 130K 1508FBGA

EP2S130F1508C3N

Manufacturer Part Number
EP2S130F1508C3N
Description
IC STRATIX II FPGA 130K 1508FBGA
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1508C3N

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
1126
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1508-FBGA
Family Name
Stratix II
Number Of Logic Blocks/elements
132540
# I/os (max)
1126
Frequency (max)
778.82MHz
Process Technology
90nm (CMOS)
Operating Supply Voltage (typ)
1.2V
Logic Cells
132540
Ram Bits
6747840
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
1508
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1869
EP2S130F1508C3N
Q2675539A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1508C3N
Manufacturer:
ALTERA
Quantity:
216
Part Number:
EP2S130F1508C3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1508C3N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1508C3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Adaptive Logic Modules
Figure 2–13. ALM in Shared Arithmetic Mode
Note to
(1)
2–18
Stratix II Device Handbook, Volume 1
Inputs dataf0 and dataf1 are available for register packing in shared arithmetic mode.
Figure
datae0
datae1
datab
dataa
datad
datac
2–13:
Adder trees can be found in many different applications. For example, the
summation of the partial products in a logic-based multiplier can be
implemented in a tree structure. Another example is a correlator function
that can use a large adder tree to sum filtered data samples in a given time
frame to recover or to de-spread data which was transmitted utilizing
spread spectrum technology.
An example of a three-bit add operation utilizing the shared arithmetic
mode is shown in
partial carry (C[2..0]) is obtained using the LUTs, while the result
(R[2..0]) is computed using the dedicated adders.
4-Input
4-Input
4-Input
4-Input
LUT
LUT
LUT
LUT
shared_arith_out
shared_arith_in
Figure
carry_out
carry_in
2–14. The partial sum (S[2..0]) and the
D
D
reg0
reg1
Q
Q
To general or
To general or
To general or
To general or
local routing
local routing
local routing
local routing
Altera Corporation
May 2007

Related parts for EP2S130F1508C3N