MC68EC000EI20 Freescale Semiconductor, MC68EC000EI20 Datasheet - Page 38

no-image

MC68EC000EI20

Manufacturer Part Number
MC68EC000EI20
Description
IC MPU 32BIT 20MHZ 68-PLCC
Manufacturer
Freescale Semiconductor
Datasheets

Specifications of MC68EC000EI20

Processor Type
M680x0 32-Bit
Speed
20MHz
Voltage
3.3V, 5V
Mounting Type
Surface Mount
Package / Case
68-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EC000EI20
Manufacturer:
FREESCALE
Quantity:
772
Part Number:
MC68EC000EI20
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC68EC000EI20R
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Control registers vary in size according to function. Some control registers have undefined
bits reserved for future definition by Motorola. Those particular bits read as zeros and must
be written as zeros for future compatibility.
All operations to the SR and CCR are word-size operations. For all CCR operations, the
upper byte is read as all zeros and is ignored when written, despite privilege mode. The
alternate function code registers, supervisor function code (SFC) and data function code
(DFC), are 32-bit registers with only bits 0P2 implemented. These bits contain the address
space values for the read or write operands of MOVES, PFLUSH, and PTEST instructions.
Values transfer to and from the SFC and DFC by using the MOVEC instruction. These are
long-word transfers; the upper 29 bits are read as zeros and are ignored when written.
1.7.2 Organization of Integer Data Formats in Memory
The byte-addressable organization of memory allows lower addresses to correspond to
higher order bytes. The address N of a long-word data item corresponds to the address of
the highest order wordUs MSB. The lower order word is located at address N + 2, leaving
the LSB at address N + 3 (see Figure 1-20). Organization of data formats in memory is
consistent with the M68000 family data organization. The lowest address (nearest
$00000000) is the location of the MSB, with each successive LSB located at the next
address (N + 1, N + 2, etc.). The highest address (nearest $FFFFFFFF) is the location of the
LSB.
MOTOROLA
31
BYTE $FFFFFFFC
BYTE $00000000
BYTE $00000004
M68000 FAMILY PROGRAMMER’S REFERENCE MANUAL
WORD $FFFFFFFC
WORD $00000000
WORD $00000004
Figure 1-20. Memory Operand Addressing
23
BYTE $FFFFFFFD
BYTE $00000001
BYTE $00000005
LONG WORD $00000004
LONG WORD $FFFFFFFC
LONG WORD $00000000
15
.
BYTE $00000002
BYTE $00000006
BYTE $FFFFFFFE
WORD $FFFFFFFE
WORD $00000006
WORD $00000002
7
BYTE $FFFFFFFF
BYTE $00000003
BYTE $00000007
Introduction
0
1-27

Related parts for MC68EC000EI20