TDA8034AT/C1,118 NXP Semiconductors, TDA8034AT/C1,118 Datasheet - Page 7

no-image

TDA8034AT/C1,118

Manufacturer Part Number
TDA8034AT/C1,118
Description
IC SMART CARD INTERFACE 16SOIC
Manufacturer
NXP Semiconductors
Type
Smart Card Interfacer
Datasheet

Specifications of TDA8034AT/C1,118

Package / Case
16-SOIC (3.9mm Width)
Controller Type
Smart Card Interface
Interface
Analog
Voltage - Supply
3V, 5V
Current - Supply
65mA
Operating Temperature
-25°C ~ 85°C
Mounting Type
Surface Mount
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 25 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935289276118
NXP Semiconductors
TDA8034T_TDA8034AT
Product data sheet
8.4 Input and output circuits
The clock frequency is selected using pin CLKDIV1 to be either
TDA8034T or f
The frequency change is synchronous and as such during transition, no pulse is shorter
than 45 % of the smallest period. In addition, only the first and last clock pulse around the
change has the correct width. When dynamically changing the frequency, the modification
is only effective after 10 clock periods on pin XTAL1.
The duty cycle of f
is connected to pin XTAL1, its duty cycle must be between 48 % and 52 %.
When the frequency of the clock signal on pin CLK is either
TDA8034T or f
cycle between 45 % and 55 %.
Table 4.
When pins I/O and I/OUC are pulled HIGH using an 11 kΩ resistor between pins I/O and
V
referenced to V
The first side on which a falling edge occurs becomes the master. An anti-latch circuit
disables falling edge detection on the other line, making it the slave. After a time delay t
the logic 0 present on the master-side is sent to the slave-side. When the master-side
returns logic 1, the slave-side sends logic 1 during time delay (t
both master and slave sides return to their idle states.
The active pull-up feature ensures fast LOW-to-HIGH transitions making the
TDA8034T/TDA8034AT capable of delivering more than 1 mA, up to an output voltage of
0.9V
dependent on the internal pull-up resistor value and load current. The current sent to and
received from the card’s I/O lines is limited to 15 mA at a maximum frequency of 1 MHz.
Pin CLKDIV1 level
HIGH
LOW
Fig 5.
CC
and/or between pins I/OUC and V
CC
, at a load of 80 pF. At the end of the active pull-up pulse, the output voltage is
enclkin and clkxtal are internal signal names.
Basic layout for using an external clock
Clock configuration
xtal
xtal
CC
All information provided in this document is subject to legal disclaimers.
or
or
xtal
and pin I/OUC to V
1
1
Rev. 3.0. — 17 January 2011
on pin CLK should be between 45 % and 55 %. If an external clock
2
2
f
f
Pin CLK level
TDA8034T
1
1
xtal
xtal
2
4
f
f
on TDA8034AT as shown in
on TDA8034AT, the frequency dividers guarantee a duty
xtal
xtal
enclkin
DD(INTF)
DIGITAL
DD(INTF)
TDA8034T; TDA8034AT
XTAL1
MULTIPLEXER
, thus allowing operation at V
clkxtal
CRYSTAL
, both lines enter the idle state. Pin I/O is
XTAL2
001aak992
Table
TDA8034AT
1
f
xtal
2
1
f
xtal
2
w(pu)
4.
f
1
xtal
2
). After this sequence,
Smart card interface
or
f
xtal
1
© NXP B.V. 2011. All rights reserved.
or
4
CC
f
1
xtal
4
≠ V
on
f
xtal
DD(INTF)
on
7 of 29
d
.
,

Related parts for TDA8034AT/C1,118