EPF81188AGC232-2 Altera, EPF81188AGC232-2 Datasheet - Page 33

no-image

EPF81188AGC232-2

Manufacturer Part Number
EPF81188AGC232-2
Description
Manufacturer
Altera
Datasheet

Specifications of EPF81188AGC232-2

Family Name
FLEX 8000
Number Of Usable Gates
12000
Number Of Logic Blocks/elements
1008
# Registers
1188
# I/os (max)
184
Frequency (max)
125MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
5V
Logic Cells
1008
Device System Gates
12000
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Through Hole
Pin Count
232
Package Type
CPGA
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF81188AGC232-2
Manufacturer:
ALTERA
Quantity:
2
Part Number:
EPF81188AGC232-2
Manufacturer:
ALTERA
Quantity:
172
Part Number:
EPF81188AGC232-2
Manufacturer:
ALTERA
0
Part Number:
EPF81188AGC232-2
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPF81188AGC232-2A
Manufacturer:
ALTERA
0
Part Number:
EPF81188AGC232-2B
Manufacturer:
ALTERA
0
Part Number:
EPF81188AGC232-2H
Manufacturer:
ALTERA
0
Altera Corporation
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
Table 17. FLEX 8000 Internal Timing Parameters
IOD
IOC
IOE
IOCO
IOCOMB
IOSU
IOH
IOCLR
IN
OD1
OD2
OD3
XZ
ZX1
ZX2
ZX3
Table 18. FLEX 8000 LE Timing Parameters
LUT
CLUT
RLUT
GATE
CASC
CICO
CGEN
CGENR
C
CH
CL
CO
COMB
SU
H
PRE
CLR
Symbol
Symbol
IOE register data delay
IOE register control signal delay
Output enable delay
IOE register clock-to-output delay
IOE combinatorial delay
IOE register setup time before clock; IOE register recovery time after asynchronous clear
IOE register hold time after clock
IOE register clear delay
Input pad and buffer delay
Output buffer and pad delay, slow slew rate = off, V
Output buffer and pad delay, slow slew rate = off, V
Output buffer and pad delay, slow slew rate = on, C1 = 35 pF
Output buffer disable delay, C1 = 5 pF
Output buffer enable delay, slow slew rate = off, V
Output buffer enable delay, slow slew rate = off, V
Output buffer enable delay, slow slew rate = on, C1 = 35 pF
LUT delay for data-in
LUT delay for carry-in
LUT delay for LE register feedback
Cascade gate delay
Cascade chain routing delay
Carry-in to carry-out delay
Data-in to carry-out delay
LE register feedback to carry-out delay
LE register control signal delay
LE register clock high time
LE register clock low time
LE register clock-to-output delay
Combinatorial delay
LE register setup time before clock; LE register recovery time after asynchronous preset, clear, or
load
LE register hold time after clock
LE register preset delay
LE register clear delay
FLEX 8000 Programmable Logic Device Family Data Sheet
Note (1)
Note (1)
Parameter
Parameter
CCIO
CCIO
CCIO
CCIO
= 5.0 V, C1 = 35 pF
= 3.3 V, C1 = 35 pF
= 5.0 V C1 = 35 pF
= 3.3 V C1 = 35 pF
(3)
(3)
(2)
(2)
(2)
(2)
33
3

Related parts for EPF81188AGC232-2