SC16IS760IBS,128 NXP Semiconductors, SC16IS760IBS,128 Datasheet - Page 32

IC UART I2C/SPI 24-HVQFN

SC16IS760IBS,128

Manufacturer Part Number
SC16IS760IBS,128
Description
IC UART I2C/SPI 24-HVQFN
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16IS760IBS,128

Features
Low Current
Number Of Channels
1, UART
Fifo's
64 Byte
Protocol
RS232, RS485
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Package / Case
24-VQFN Exposed Pad, 24-HVQFN, 24-SQFN, 24-DHVQFN
For Use With
568-4000 - DEMO BOARD SPI/I2C TO DUAL UART568-3510 - DEMO BOARD SPI/I2C TO UART
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935279279128
SC16IS760IBS-F
SC16IS760IBS-F
NXP Semiconductors
SC16IS740_750_760_6
Product data sheet
8.12 Transmission Control Register (TCR)
8.13 Trigger Level Register (TLR)
8.14 Transmitter FIFO Level register (TXLVL)
This 8-bit register is used to store the RX FIFO threshold levels to stop/start transmission
during hardware/software flow control.
settings.
Table 23.
TCR trigger levels are available from 0 to 60 characters with a granularity of four.
Remark: TCR can only be written to when EFR[4] = 1 and MCR[2] = 1. The programmer
must program the TCR such that TCR[3:0] > TCR[7:4]. There is no built-in hardware
check to make sure this condition is met. Also, the TCR must be programmed with this
condition before auto RTS or software flow control is enabled to avoid spurious operation
of the device.
This 8-bit register is used to store the transmit and received FIFO trigger levels used for
interrupt generation. Trigger levels from 4 to 60 can be programmed with a granularity
of 4.
Table 24.
Remark: TLR can only be written to when EFR[4] = 1 and MCR[2] = 1. If TLR[3:0] or
TLR[7:4] are logical 0, the selectable trigger levels via the FIFO Control Register (FCR)
are used for the transmit and receive FIFO trigger levels. Trigger levels from 4 characters
to 60 characters are available with a granularity of four. The TLR should be programmed
for
When the trigger level setting in TLR is zero, the SC16IS740/750/760 uses the trigger
level setting defined in FCR. If TLR has non-zero trigger level value, the trigger level
defined in FCR is discarded. This applies to both transmit FIFO and receive FIFO trigger
level setting.
When TLR is used for RX trigger level control, FCR[7:6] should be left at the default state,
that is, ‘00’.
This register is a read-only register, it reports the number of spaces available in the
transmit FIFO.
Table 25.
Bit
7:4
3:0
Bit
7:4
3:0
Bit
7
6:0
N
4
Table 24
, where N is the desired trigger level.
Symbol
TCR[7:4]
TCR[3:0]
Symbol
TLR[7:4]
TLR[3:0]
Symbol
-
TXLVL[6:0]
Transmission Control Register bits description
Trigger Level Register bits description
Transmitter FIFO Level register bits description
shows trigger level register bit settings.
Single UART with I
Rev. 06 — 13 May 2008
Description
RX FIFO trigger level to resume
RX FIFO trigger level to halt transmission
Description
RX FIFO trigger levels (4 to 60), number of characters available.
TX FIFO trigger levels (4 to 60), number of spaces available.
Description
not used; set to zeros
number of spaces available in TX FIFO, from 0 (0x00) to 64 (0x40)
Table 23
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
shows Transmission Control Register bit
SC16IS740/750/760
© NXP B.V. 2008. All rights reserved.
32 of 62

Related parts for SC16IS760IBS,128