ATA5760 ATMEL Corporation, ATA5760 Datasheet - Page 20

no-image

ATA5760

Manufacturer Part Number
ATA5760
Description
Ata5760 Uhf Ask/fsk Receiver
Manufacturer
ATMEL Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATA5760N3
Manufacturer:
PHILIPS
Quantity:
4 459
Part Number:
ATA5760N3
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Figure 9-4.
20
ATA5760/ATA5761
Dem_out
Data_out (DATA)
DATA_CLK
Output of the Data Clock After a Successful Bit Check
The delay of the data clock is calculated as follows: t
t
depends on the capacitive load C
falling edge, t
on page 21
Data_Out, the data clock is issued after an additional delay t
Note that the capacitive load at pin DATA is limited. If the maximum tolerated capacitive load at
pin DATA is exceeded, the data clock disappears (see section
Figure 9-5.
Delay1
is the delay between the internal signals Data_Out and Data_In. For the rising edge, t
'1'
Receiving mode,
bit check active
Bit check ok
and
Delay1
Timing Characteristic of the Data Clock (Rising Edge on Pin DATA)
'1'
Serial bi-directional
data line
Data_In
DATA_CLK
Data_Out
Figure 13-2 on page
depends additionally on the external voltage V
'1'
'1'
V
V
IH
II
= 0.35
= 0.65
L
'1'
at pin DATA and the external pull-up resistor R
V
V
V
S
X
Data
S
28). When the level of Data_In is equal to the level of
Start bit
'0'
t
Delay1
t
Delay
Receiving mode,
data clock control
logic active
'1'
t
Delay2
t
P_Data_Clk
Delay
'1'
= t
Delay1
'0'
Delay2
“Data Interface” on page
.
+ t
'1'
X
Delay2
(see
'0'
Figure
9-5,
4896C–RKE–04/06
pup
Figure 9-6
. For the
29).
Delay1

Related parts for ATA5760