IDT723626L15PF8 IDT, Integrated Device Technology Inc, IDT723626L15PF8 Datasheet - Page 11

no-image

IDT723626L15PF8

Manufacturer Part Number
IDT723626L15PF8
Description
IC FIFO SYNC 256X36X2 128QFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
7200r
Datasheet

Specifications of IDT723626L15PF8

Function
Synchronous
Memory Size
18.4K (256 x 36 x 2)
Data Rate
67MHz
Access Time
15ns
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-TQFP, 128-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
723626L15PF8

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT723626L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
⎯ ⎯ ⎯ ⎯ ⎯ PRESET VALUES
⎯ ⎯ ⎯ ⎯ ⎯ PARALLEL LOAD FROM PORT A
TABLE 1 — FLAG PROGRAMMING
outputs, no read request necessary. Subsequent words must be accessed by
performing a formal read operation. Refer to Figure 4 (FIFO1 Master Reset)
and Figure 5 (FIFO2 Master Reset) for First Word Fall Through select timing
diagrams.
the desired timing mode must remain static throughout FIFO operation.
PROGRAMMING THE ALMOST-EMPTY AND ALMOST-FULL FLAGS
Almost-Empty and Almost-Full flags. The Port B Almost-Empty flag (AEB) Offset
register is labeled X1 and the Port A Almost-Empty flag (AEA) Offset register is
labeled X2. The Port A Almost-Full flag (AFA) Offset register is labeled Y1 and
the Port C Almost-Full flag (AFC) Offset register is labeled Y2. The index of each
register name corresponds to its FIFO number. The Offset registers can be
loaded with preset values during the reset of a FIFO, programmed in parallel
using the FIFO’s Port A data inputs, or programmed in serial using the Serial
Data (SD) input (see Table 1).
and FWFT modes.
with one of the three preset values listed in Table 1, the Serial Program Mode
(SPM) and at least one of the flag-select inputs must be HIGH during the LOW-
to-HIGH transition of its Master Reset (MRS1 and MRS2) input. For example, to
load the preset value of 64 into X1 and Y1, SPM, FS0 and FS1 must be HIGH
when FlFO1 reset (MRS1) returns HIGH. Flag Offset registers associated with
FIFO2 are loaded with one of the preset values in the same way with FIFO2
Master Reset (MRS2) toggled simultaneously with FIFO1 Master Reset (MRS1).
For relevant Preset value loading timing diagrams, see Figure 4 and 5.
Reset on both FlFOs simultaneously with SPM HIGH and FS0 and FS1 LOW
during the LOW-to-HIGH transition of MRS1 and MRS2. After this reset is
NOTES:
1. X1 register holds the offset for AEB; Y1 register holds the offset for AFA.
2. X2 register holds the offset for AEA; Y2 register holds the offset for AFC.
IDT723626/723636/723646 CMOS TRIPLE BUS SyncFIFO™
WITH BUS-MATCHING 256 x 36 x 2, 512 x 36 x 2 and 1,024 x 36 x 2
Four registers in these FIFOs are used to hold the offset values for the
SPM, FS0/SD, and FS1/SEN function the same way in both IDT Standard
To load a FIFO’s Almost-Empty flag and Almost-Full flag Offset registers
To program the X1, X2, Y1, and Y2 registers from Port A, perform a Master
SPM
Following Master Reset, the level applied to the BE/FWFT input to choose
H
H
H
H
H
H
H
L
L
L
L
FS1/SEN
H
H
H
H
H
H
L
L
L
L
L
FS0/SD
H
H
H
H
H
H
L
L
L
L
L
MRS1
MRS2
X
X
X
Parallel programming via Port A
Serial programming via SD
X1 AND Y1 REGlSTERS
11
complete, the first four writes to FIFO1 do not store data in RAM but load the Offset
registers in the order Y1, X1, Y2, X2. The Port A data inputs used by the Offset
registers are (A7-A0), (A8-A0), or (A9-A0) for the IDT723626, IDT723636,
or IDT723646, respectively. The highest numbered input is used as the most
significant bit of the binary number in each case. Valid programming values for
the registers range from 1 to 252 for the IDT723626; 1 to 508 for the IDT723636;
and 1 to 1,020 for the IDT723646. After all the Offset registers are programmed
from Port A, the Port C Full/Input Ready flag (FFC/IRC) is set HIGH, and both
FIFOs begin normal operation.
of the flag offset values.
⎯ ⎯ ⎯ ⎯ ⎯ SERIAL LOAD
Reset with SPM LOW, FS0/SD LOW and FS1/SEN HIGH during the LOW-to-
HIGH transition of MRS1 and MRS2. After this reset is complete, the X and Y
register values are loaded bit-wise through the FS0/SD input on each LOW-
to-HIGH transition of CLKA that the FS1/SEN input is LOW. There are 32-, 36-
, or 40-bit writes needed to complete the programming for the IDT723626,
IDT723636, or IDT723646, respectively. The four registers are written in the
order Y1, X1, Y2 and finally, X2. The first-bit write stores the most significant bit
of the Y1 register and the last-bit write stores the least significant bit of the X2
register. Each register value can be programmed from 1 to 252 (IDT723626),
1 to 508 (IDT723636), or 1 to 1,020 (IDT723646).
A Full/Input Ready (FFA/IRA) flag remains LOW until all register bits are written.
FFA/IRA is set HIGH by the LOW-to-HIGH transition of CLKA after the last bit
is loaded to allow normal FIFO1 operation. The Port B Full/Input Ready (FFC/
IRC) flag also remains LOW throughout the serial programming process, until
all register bits are written. FFC/IRC is set HIGH by the LOW-to-HIGH transition
of CLKC after the last bit is loaded to allow normal FIFO2 operation.
and Almost-Empty Flag Offset Values after Reset (IDT Standard and FWFT
Modes).
Reserved
Reserved
Reserved
Refer to Figure 8 for a timing diagram illustration for parallel programming
To program the X1, X2, Y1, and Y2 registers serially, initiate a Master
When the option to program the Offset registers serially is chosen, the Port
See Figure 9 timing diagram, Serial Programming of the Almost-Full Flag
64
64
16
16
8
8
(1)
COMMERCIAL TEMPERATURE RANGE
X2 AND Y2 REGlSTERS
Parallel programming via Port A
Serial programming via SD
Reserved
Reserved
Reserved
64
16
X
X
X
8
(2)

Related parts for IDT723626L15PF8