st62t65b STMicroelectronics, st62t65b Datasheet - Page 29

no-image

st62t65b

Manufacturer Part Number
st62t65b
Description
8-bit Otp/eprom Mcus With A/d Converter, Auto-reload Timer, Eeprom And Spi
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
st62t65b6
Manufacturer:
ST
Quantity:
21
Part Number:
st62t65bB6
Manufacturer:
ST
Quantity:
1 240
Part Number:
st62t65bB6
Manufacturer:
ST
0
Part Number:
st62t65bM6
Manufacturer:
ST
Quantity:
1 140
Part Number:
st62t65bM6
Manufacturer:
ST
0
Company:
Part Number:
st62t65bM6
Quantity:
260
IINTERRUPTS (Cont’d)
3.4.3 Interrupt Option Register (IOR)
The Interrupt Option Register (IOR) is used to en-
able/disable the individual interrupt sources and to
select the operating mode of the external interrupt
inputs. This register is write-only and cannot be
accessed by single-bit operations.
Address: 0C8h — Write Only
Reset status: 00h
Bit 7, Bits 3-0 = Unused .
Bit 6 = LES : Level/Edge Selection bit .
When this bit is set to one, the interrupt source #1
is level sensitive. When cleared to zero the edge
sensitive mode for interrupt request is selected.
Table 10. Interrupt Requests and Mask Bits
GENERAL
TIMER
A/D CONVERTER
AR TIMER
SPI
Port PAn
Port PBn
Port PCn
7
-
Peripheral
LES
ESB
ORPC-DRPC
IOR
TSCR1
ADCR
ARMC
SPIMOD
ORPA-DRPA
ORPB-DRPB
GEN
Register
-
-
C8h
D4h
D1h
D5h
E2h
C0h-C4h
C1h-C5h
C2h-C6h
Address
Register
-
0
-
GEN
ETI
EAI
OVIE
CPIE
EIE
SPIE
ORPAn-DRPAn
ORPBn-DRPBn
ORPCn-DRPCn
Mask bit
Bit 5 = ESB: Edge Selection bit .
The bit ESB selects the polarity of the interrupt
source #2.
Bit 4 = GEN: Global Enable Interrupt . When this bit
is set to one, all interrupts are enabled. When this
bit is cleared to zero all the interrupts (excluding
NMI) are disabled.
When the GEN bit is low, the NMI interrupt is ac-
tive but cannot cause a wake up from STOP/WAIT
modes.
This register is cleared on reset.
3.4.4 Interrupt Sources
Interrupt sources available on these MCUs are
summarized in the Table 10 with associated mask
bit to enable/disable the interrupt request.
All Interrupts, excluding NM
TMZ: TIMER Overflow
EOC: End of Conversion
OVF: AR TIMER Overflow
CPF: Successful compare
EF: Active edge on ARTIMin
SPRUN: End of Transmission
PAn pin
PBn pin
PCn pin
Masked Interrupt Source
ST62T55B ST62T65B/E65B
I
Vector 4
Vector 4
Vector 3
Vector 2
Vector 1
Vector 1
Vector 2
Interrupt
vector
29/74
29

Related parts for st62t65b