sak-xc2365a-72fxxl Infineon Technologies Corporation, sak-xc2365a-72fxxl Datasheet - Page 14

no-image

sak-xc2365a-72fxxl

Manufacturer Part Number
sak-xc2365a-72fxxl
Description
16/32-bit Single-chip Microcontroller With 32-bit Performance
Manufacturer
Infineon Technologies Corporation
Datasheet
Key to Pin Definitions
Table 5
Pin
3
4
5
6
Data Sheet
Ctrl.: The output signal for a port pin is selected by bitfield PC in the associated
register Px_IOCRy. Output O0 is selected by setting the respective bitfield PC to
1x00
Output signal OH is controlled by hardware.
Type: Indicates the pad type and its power supply domain (A, B, M, 1)
– St: Standard pad
– Sp: Special pad
– DP: Double pad - can be used as standard or high-speed pad
– In: Input only pad
– PS: Power supply pad
Symbol
TESTM
P7.2
EMUX0
TDI_C
TRST
P7.0
T3OUT
T6OUT
TDO_A
ESR2_1
B
, output O1 is selected by 1x01
Pin Definitions and Functions
Ctrl.
I
O0 / I St/B
O1
I
I
O0 / I St/B
O1
O2
OH / I St/B
I
Type Function
In/B
St/B
St/B
In/B
St/B
St/B
St/B
Testmode Enable
Enables factory test modes, must be held HIGH for
normal operation (connect to
An internal pullup device will hold this pin high
when nothing is driving it.
Bit 2 of Port 7, General Purpose Input/Output
External Analog MUX Control Output 0 (ADC1)
JTAG Test Data Input
Test-System Reset Input
For normal system operation, pin TRST should be
held low. A high level at this pin at the rising edge
of PORST activates the XC236xA’s debug system.
In this case, pin TRST must be driven low once to
reset the debug system.
An internal pulldown device will hold this pin low
when nothing is driving it.
Bit 0 of Port 7, General Purpose Input/Output
GPT12E Timer T3 Toggle Latch Output
GPT12E Timer T6 Toggle Latch Output
JTAG Test Data Output / DAP1 Input/Output
ESR2 Trigger Input 1
XC2361A, XC2363A, XC2364A, XC2365A
B
XC2000 Family Derivatives / Base Line
, etc.
14
General Device Information
V
DDPB
).
V2.0, 2009-03

Related parts for sak-xc2365a-72fxxl