hyb39s256400dt Infineon Technologies Corporation, hyb39s256400dt Datasheet
hyb39s256400dt
Available stocks
Related parts for hyb39s256400dt
hyb39s256400dt Summary of contents
Page 1
... All of the control, address, data input and output circuits are synchronized with the positive edge of an externally supplied clock. Operating the four memory banks in an interleave fashion allows random access operation to occur at a higher rate than is possible with standard DRAMs. A sequential and gapless data rate is possible depending on burst length, CAS latency and speed grade of the device ...
Page 2
Ordering Information Type Speed Grade HYB 39S256400DT-6 PC166-333-520 HYB 39S256400DT-7 PC133-222-520 HYB 39S256400DT-7.5 PC133-333-520 HYB 39S256400DT-8 PC100-222-620 HYB 39S256800DT-6 PC166-333-520 HYB 39S256800DT-7 PC133-222-520 HYB 39S256800DT-7.5 PC133-333-520 HYB 39S256800DT-8 PC100-222-620 HYB 39S256160DT-6 PC166-333-520 HYB 39S256160DT-7 PC133-222-520 HYB 39S256160DT-7.5 PC133-333-520 HYB 39S256160DT-8 ...
Page 3
Pinouts (TSOP-54 DQ0 DQ0 N. DDQ DDQ DDQ DQ1 N.C. N.C. 4 DQ2 DQ1 DQ0 SSQ SSQ SSQ DQ3 N.C. N.C. 7 DQ4 ...
Page 4
Pinouts (TFBGA-54) Pin Configuration for x16 devices VSS DQ15 VSSQ DQ14 DQ13 VDDQ DQ12 DQ11 VSSQ DQ10 DQ9 VDDQ DQ8 NC VSS UDQM CLK CKE A12 A11 VSS A5 A4 Pin Configuration for ...
Page 5
Pinout for x4, x8 & x16 organised 256M-DRAMs ...
Page 6
... Block Diagram for 32M x 8 SDRAM ( addressing) INFINEON Technologies HYB39S256400/800/160DT(L)/DC(L) 256MBit Synchronous DRAM Row Addresses A0 - A12, BA0, BA1 Row Address Refresh Counter Buffer Row Row Decoder Decoder Memory Memory Array Array Bank 2 Bank 3 8192 8192 x 1024 x 1024 x 8 Bit x 8 Bit Control Logic & Timing Generator SPB04128 6 ...
Page 7
... INFINEON Technologies HYB39S256400/800/160DT(L)/DC(L) 256MBit Synchronous DRAM Row Addresses A0 - A12, BA0, BA1 Row Address Refresh Counter Buffer Row Row Decoder Decoder Memory Memory Array Array Bank 2 Bank 3 8192 x 512 8192 x 512 x 16 Bit x 16 Bit Control Logic & Timing Generator SPB04129 7 2002-04-23 ...
Page 8
Signal Pin Description Pin Type Signal Polarity Function CLK Input Pulse Positive The system clock input. All of the SDRAM inputs are Edge sampled on the rising edge of the clock. CKE Input Level Active Activates the CLK signal when ...
Page 9
Pin Type Signal Polarity Function DQM Input Pulse Active The Data Input/Output mask places the DQ buffers in a LDQM High high impedance state when sampled high. In Read mode, UDQM DQM has a latency of two clock cycles and ...
Page 10
Operation Definition All of SDRAM operations are defined by states of control signals CS, RAS, CAS, WE, and DQM at the positive edge of the clock. The following list shows the truth table for the operation commands. Operation Device CKE ...
Page 11
Mode Register Set Table BA0 A12 A11 A10 A9 BA1 A8 A7 Operation Mode Operation Mode M9 Mode 0 burst read / burst write 1 burst read / single write CAS Latency Latency Reserved ...
Page 12
Power On and Initialization The default power on state of the mode register is supplier specific and may be undefined. The following power on and initialization sequence guarantees the device is preconditioned to each users specific needs. Like a conventional ...
Page 13
In other words, unlike burst lengths and 8, full page burst continues until it is terminated using another command. Similar to the page mode of conventional DRAMs, burst read ...
Page 14
The chip has an on-chip timer and the Self Refresh mode is available. The mode restores the word lines after RAS, CAS, and CKE are low and WE is high at a clock timing. All of external control signals including ...
Page 15
... If a Burst Stop command is issued during a burst write operation, then any residual data from the burst write cycle will be ignored. Data that is presented on the DQ pins before the Burst Stop Command is registered will be written to the memory. Capacitance ° ...
Page 16
Absolute Maximum Ratings Parameter Input / Output voltage relative Power supply voltage Operating Temperature Storage temperature range Power dissipation per SDRAM component Data out current (short circuit) Permanent device damage may occur if “Absolute Maximum Ratings” are ...
Page 17
Operating Currents 3.3 V ± 0 DDQ Parameter & Test Condition Operating Current RC(min) One bank active, ...
Page 18
AC Characteristics 1) 3.3 V ± 0 DDQ Parameter Symbol Clock and Clock Enable Clock Cycle Time ...
Page 19
Parameter Symbol Row Cycle Time during Auto t RFC Refresh Activate(a) to Activate(b) t RRD Command period CAS(a) to CAS(b) Command t CCD period Refresh Cycle Refresh Period (8192 cycles) t REF Self Refresh Exit Time t SREX Read Cycle ...
Page 20
Notes 1. For proper power-up see the operation section of this data sheet timing tests have for LV-TTL versions the 1.4 V crossover point. The transition time is measured between measurements assume with the ...
Page 21
Package Outlines - TSOP Plastic Package P-TSOPII-54 (400 mil, 0.8 mm lead pitch) Thin Small Outline Package, SMD 15˚ ±5˚ 0.8 15˚ ±5˚ 26x 0.8 = 20.8 3) +0.1 0.35 -0. 2.5 max 1) 22.22 ±0.13 ...
Page 22
Package Outlines- TFBGA TFBGA-54 package ( mm, 54 balls) INFINEON Technologies HYB39S256400/800/160DT(L)/DC(L) 256MBit Synchronous DRAM 22 2002-04-23 ...