m5m51016btp Renesas Electronics Corporation., m5m51016btp Datasheet - Page 181

no-image

m5m51016btp

Manufacturer Part Number
m5m51016btp
Description
Renesas 16-bit Single-chip Microcomputer M16c Family / M16c/20 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m5m51016btp-10LL/-10L
Manufacturer:
MIT
Quantity:
4 390
Part Number:
m5m51016btp-10LL/-10L
Manufacturer:
MIT
Quantity:
4 390
Part Number:
m5m51016btp-10VHTC4
Manufacturer:
MIT
Quantity:
20 000
Part Number:
m5m51016btp-10VLL
Manufacturer:
MIT
Quantity:
3 909
Part Number:
m5m51016btp-10VLL
Manufacturer:
MIT
Quantity:
3 909
Part Number:
m5m51016btp-10VLL
Manufacturer:
MITSUMI
Quantity:
20 000
Part Number:
m5m51016btp-12LL
Manufacturer:
MIT
Quantity:
4 390
Part Number:
m5m51016btp-70LL
Manufacturer:
MIT
Quantity:
20 000
Part Number:
m5m51016btp-70LLTC4
Manufacturer:
RENESAS
Quantity:
1 000
Part Number:
m5m51016btp-70LLTC4
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
M30245 Group
Rev.2.00 Oct 16, 2006
REJ09B0340-0200
• SET_DATA_END bit
• CLR_FORCE_STALL bit
• SEND_STALL bit
• DATA_END_MASK bit
The configuration of USB endpoint 0 control and status register is shown in Figure 2.8.32.
This bit controls setting of the DATA_END flag to “1”.
When the last data has been written in IN FIFO in the IN data phase or when the last data has been
read from OUT FIFO in the OUT data phase, set this bit to “1”. When this bit is set to “1”, the
DATA_END flag is set to “1”. At this time simultaneously, set the CLR_OUT_BUF_RDY bit or
SET_IN_BUF_RDY bit to “1”.
Completion of processing of the data which had amount of data set by setup phase is notified to the
USB function control unit, and the process shifts into status phase processing.
This bit controls clearing of the FORCE_STALL flag.
When this bit is written to “1”, the FORCE_STALL flag is cleared to “0”.
This bit controls the STALL response to the host CPU.
To responds with STALL when an invalid request has received from the host CPU, set this bit to “1”
simultaneously as CLR_OUT_BUF_RDY bit is set to “1”.
When this bit is set to “1”, the USB function control unit transmits, to the host CPU, the STALL
handshake concerning all the IN/OUT transactions. When a new valid SETUP packet is received,
clear a data by writing “0” in this bit.
This bit controls whether the DATA_END flag clear becomes an endpoint 0 interrupt factor.
When this bit is set to “1”, clearing the DATA_END flag does not become an endpoint 0 interrupt
factor. This bit is set to “1” at the time of reset.
page 172 of 354
2. USB function

Related parts for m5m51016btp