cx28365 Mindspeed Technologies, cx28365 Datasheet - Page 150

no-image

cx28365

Manufacturer Part Number
cx28365
Description
X12, X6, X4 T3/e3 Framer And Atm Cell Transmission Convergence Sublayer Processor
Manufacturer
Mindspeed Technologies
Datasheet
Registers
3.4
0x20—CR00 (Mode Control Register)
LineLp
SourceLp
TxAlm1,0
E3Frm
3-40
LineLp
7
SourceLp
Shallow Line Loopback Enable—Set to enable loopback in the external direction (back to
network). This loopback connects the received data stream before B3ZS/HDB3 decoding to
the transmitter. All data and Opportunity bits are looped, and Bipolar Code Violations (BPVs)
are fully preserved per ANSI standard T1.404. The received data is presented to all receiver
blocks, and is present on the receiver output pins.
A dynamic change of this bit can cause loss of data for a few clock cycles, until the channel is
internally synchronized. Activation or deactivation of a loopback causes internal circuits to
switch between clocks. After writing this bit, the microprocessor should not access any of the
device registers (read/write) for 20 slowest clock cycles.
Source Loopback Enable—Set to enable the loopback in the internal direction. This loopback
connects the encoded transmitter data and clock directly to receiver B3ZS/HDB3 decoder.
Transmission of data on the line is not affected by this loopback.
A dynamic change of this bit can cause loss of data for a few clock cycles, until the channel is
internally synchronized. Activation or deactivation of a loopback causes internal circuits to
switch between clocks. After writing to this bit, the microprocessor should not access any of
the device registers (read or write) for 20 slowest clock cycles.
Transmit Alarm Control—Used to control transmission of various alarm signals. In DS3
mode, AIS, idle, and Yellow Alarm signals on the outgoing DS3 stream are controlled as
follows:
In E3-G.751 and E3-G.832 modes, the TxAlm0 bit is set high to transmit the E3 AIS signal.
The TxAlm1 bit is set high to transmit the E3 Yellow Alarm (A-bit or RDI bit high). TxAlm0
bit has precedence in E3 mode.
E3 Framing Mode—Enables the E3 mode framing and transmission circuitry. When cleared,
DS3 mode is active. The specific framing format is defined according to CbitP/832 bit.
Framer Registers
6
Default after reset: 00
Direction: Read/Write
Modification: Bits 4–7: dynamic, bits 0–1: static
Preliminary Information/Mindspeed Proprietary and Confidential
TxAlm1
TxAlm1
5
0
0
1
1
Mindspeed Technologies™
TxAlm0
4
TxAlm0
0
1
0
1
3
Normal, No Alarms Transmitted
Yellow Alarm (X-bits low) Transmitted
Idle Code Transmitted
AIS Transmitted
2
Alarm Action
E3Frm
1
CX28365/6/4 Data Sheet
CbitP/832
0
500028C

Related parts for cx28365