PCM1738E2K BURR-BROWN [Burr-Brown Corporation], PCM1738E2K Datasheet - Page 11

no-image

PCM1738E2K

Manufacturer Part Number
PCM1738E2K
Description
24-Bit, 192kHz Sampling, Advanced Segment, Audio-Stereo DIGITAL-TO-ANALOG CONVERTER
Manufacturer
BURR-BROWN [Burr-Brown Corporation]
Datasheet
PCM1738
FIGURE 1. System Clock Input Timing.
SYSTEM CLOCK AND RESET
FUNCTIONS
SYSTEM CLOCK INPUT
The PCM1738 requires a system clock for operating the
digital interpolation filters and advanced segment DAC
modulators. The system clock is applied at the SCKI input
(pin 7). The PCM1738 has a system-clock detection circuit
that automatically senses if the system clock is operating at
128f
frequencies for common audio sampling rates.
Figure 1 shows the timing requirements for the system clock
input. For optimal performance, it is important to use a clock
source with low phase jitter and noise. The PLL1700 multi-
clock generator is an excellent choice for providing the
PCM1738 system clock.
SYSTEM CLOCK OUTPUT
A buffered version of the system clock input is available at
the SCKO output (pin 10). SCKO can operate at either full
(f
may be programmed using the CLKD bit of Control Regis-
ter 19. The SCKO output pin can also be enabled or disabled
using the CLKE bit of Control Register 19. The default is
SCKO enabled.
TABLE I. System Clock Rates for Common Audio Sampling Frequencies.
NOTE: (1) This system clock is not supported for the given sampling frequency.
SCKI
SBAS174B
FREQUENCY
SAMPLING
S
) or half (f
44.1kHz
192kHz
32kHz
48kHz
96kHz
to 768f
S
. Table I shows examples of system-clock
SCKI
/2) rate. The SCKO output frequency
System Clock
12.2880
24.5760
4.0960
5.6488
6.1440
128f
S
“H”
“L”
18.4320
36.8640
6.1440
8.4672
9.2160
192f
S
t
SCKL
System Clock Pulse Width HIGH t
System Clock Pulse Width LOW t
SYSTEM CLOCK FREQUENCY (f
t
SCKH
11.2896
12.2880
24.5760
49.1520
8.1920
256f
S
POWER-ON AND EXTERNAL RESET FUNCTIONS
The PCM1738 includes a power-on reset function (see
Figure 2). The system clock input at SCKI should be active
for at least one clock period prior to V
system clock active, and V
function will be enabled. The initialization sequence re-
quires 1024 system clocks from the time V
the initialization period, the PCM1738 will be set to its reset
default state, as described in the Mode Control Register
section of this data sheet.
The PCM1738 also includes an external reset capability
using the RST input (pin 1). This allows an external control-
ler or master reset circuit to force the PCM1738 to initialize
to its reset default state.
See Figure 3 for external reset operation and timing. The
RST pin is set to a logic “0” for a minimum of 20ns. The
RST pin is then set to a logic “1” state that starts the
initialization sequence that requires 1024 system clock peri-
ods. After the initialization sequence is complete, the
PCM1738 will be set to its reset default state, as described
in the Mode Control Register section of this data sheet.
The external reset is especially useful in applications where
there is a delay between the PCM1738 power-up and system
clock activation. In this case, the RST pin should be held at
a logic “0” level until the system clock has been activated.
The RST pin may then be set to a logic “1” state to start the
initialization sequence.
System clock pulse
SCKL
SCKH
cycle time
18.4320
36.8640
12.2880
16.9344
73.7280
384f
: 5ns (min)
: 5ns (min)
SCLK
S
(1)
) (MHz)
DD
See Note (1)
16.3840
22.5792
24.5760
49.1520
512f
> 2.0V, the power-on reset
2.0V
0.8V
S
DD
= 2.0V. With the
DD
See Note (1)
> 2.0V. After
24.5760
33.8688
36.8640
73.7280
768f
S
11

Related parts for PCM1738E2K