MK61FN1M0VMD12 FREESCALE [Freescale Semiconductor, Inc], MK61FN1M0VMD12 Datasheet - Page 70

no-image

MK61FN1M0VMD12

Manufacturer Part Number
MK61FN1M0VMD12
Description
K61 Sub-Family Data Sheet
Manufacturer
FREESCALE [Freescale Semiconductor, Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MK61FN1M0VMD12
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Peripheral operating requirements and behaviors
is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been
inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the
frame sync (FS) signal shown in the following figures.
1. This parameter is limited in VLPx modes.
2. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear
70
S1
S2
S3
S4
S5
S6
S7
S8
S9
S10
S11
I2S_MCLK (output)
I2S_TX_BCLK/
I2S_RX_BCLK (output)
I2S_TX_FS/
I2S_RX_FS (output)
I2S_TX_FS/
I2S_RX_FS (input)
I2S_TXD
I2S_RXD
Num.
Operating voltage
I2S_MCLK cycle time
I2S_MCLK pulse width high/low
I2S_TX_BCLK cycle time (output)
I2S_RX_BCLK cycle time (output)
I2S_TX_BCLK pulse width high/low
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output valid
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/
I2S_RX_FS output invalid
I2S_TX_BCLK to I2S_TXD valid
I2S_TX_BCLK to I2S_TXD invalid
I2S_RXD/I2S_RX_FS input setup before
I2S_RX_BCLK
I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK
I2S_TX_FS input assertion to I2S_TXD output valid
S5
S7
K61 Sub-Family Data Sheet Data Sheet, Rev. 3, 2/2012.
Figure 33. I2S/SAI timing — master modes
Characteristic
Table 49. I2S/SAI master mode timing
S4
1
S9
S9
S1
S3
1
1
S2
S10
Preliminary
S4
S2
2
S8
1.71
40
45%
80
160
45%
0
0
25
0
S7
Min.
3.6
55%
55%
15
15
21
Max.
Freescale Semiconductor, Inc.
V
ns
MCLK period
ns
BCLK period
ns
ns
ns
ns
ns
ns
ns
Unit
S10
S6
S8

Related parts for MK61FN1M0VMD12