GS816218B GSI [GSI Technology], GS816218B Datasheet - Page 11

no-image

GS816218B

Manufacturer Part Number
GS816218B
Description
1M x 18, 512K x 36, 256K x 72 18Mb Sync Burst SRAMs
Manufacturer
GSI [GSI Technology]
Datasheet
Mode Pin Functions
Note:
There are pull-up devices on the ZQ, SCD, and FT pins and a pull-down device on the ZZ pin, so those input pins can be unconnected and the
chip will operate in the default states as specified in the above tables.
Burst Counter Sequences
Linear Burst Sequence
Note:
The burst counter wraps to initial state on the 5th clock.
Rev: 2.17 11/2004
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
2nd address
1st address
3rd address
4th address
FLXDrive Output Impedance Control
Single/Dual Cycle Deselect Control
Output Register Control
Power Down Control
Burst Order Control
Mode Name
9th Bit Enable
A[1:0] A[1:0] A[1:0] A[1:0]
00
01
10
11
01
10
11
00
10
00
01
11
11
00
01
10
Pin Name
11/41
SCD
LBO
ZQ
PE
ZZ
FT
Interleaved Burst Sequence
Note:
The burst counter wraps to initial state on the 5th clock.
2nd address
GS816218(B/D)/GS816236(B/D)/GS816272(C)
1st address
3rd address
4th address
H or NC
H or NC
H or NC
H or NC
L or NC
State
H
H
L
L
L
L
L
A[1:0] A[1:0] A[1:0] A[1:0]
00
01
10
11
Deactivate DQPx I/Os (x16/x32 mode)
Activate DQPx I/Os (x18/x36 mode)
High Drive (Low Impedance)
Low Drive (High Impedance)
Single Cycle Deselect
Dual Cycle Deselect
01
00
11
10
Standby, I
Interleaved Burst
Flow Through
Linear Burst
Function
Pipeline
Active
10
00
01
11
DD
© 1999, GSI Technology
= I
SB
11
10
01
00
BPR 1999.05.18

Related parts for GS816218B