EDD5108AFTA_06 ELPIDA [Elpida Memory], EDD5108AFTA_06 Datasheet - Page 36

no-image

EDD5108AFTA_06

Manufacturer Part Number
EDD5108AFTA_06
Description
512M bits DDR SDRAM
Manufacturer
ELPIDA [Elpida Memory]
Datasheet
A Write command to the consecutive Read command interval: To complete the burst operation
1. Same
2. Same
3. Different
Command
Data Sheet E0699E50 (Ver. 5.0)
Note: tWTR is referenced from the first positive CK edge after the last desired data in pair tWTR.
Destination row of the consecutive read
command
Bank
address
DQS
/CK
DM
DQ
CK
WRIT
Row address State
Same
Different
Any
t0
in0
t1
ACTIVE
ACTIVE
IDLE
1 + BL/2 + tWTR cycles
INPUT
in1
tWRD (min)
NOP
in2
WRITE to READ Command Interval
t2
Operation
To complete the burst operation, the consecutive read command should be
performed tWRD (= 1 + BL/2 + tWTR) after the write command.
Precharge the bank tWPD after the preceding write command. tRP after the
precharge command, issue the ACT command. tRCD after the ACT command, the
consecutive read command can be issued. See ‘A read command to the
consecutive precharge interval’ section.
To complete a burst operation, the consecutive read command should be
performed tWRD (= 1 + BL/2 + tWTR) after the write command.
Precharge the bank independently of the preceding write operation. tRP after the
precharge command, issue the ACT command. tRCD after the ACT command, the
consecutive read command can be issued.
in3
t3
tWTR*
36
READ
t4
EDD5108AFTA, EDD5116AFTA
t5
t6
NOP
t7
OUTPUT
out0
out1
t8
BL = 4
CL = 3
out2

Related parts for EDD5108AFTA_06