LCMXO2-1200ZE-1TG100C Lattice, LCMXO2-1200ZE-1TG100C Datasheet - Page 7

no-image

LCMXO2-1200ZE-1TG100C

Manufacturer Part Number
LCMXO2-1200ZE-1TG100C
Description
FPGA - Field Programmable Gate Array 1280 LUTs 80 I/O 1.2V -1 SPD
Manufacturer
Lattice
Datasheet

Specifications of LCMXO2-1200ZE-1TG100C

Rohs
yes
Number Of I/os
80
Maximum Operating Frequency
104 MHz
Operating Supply Voltage
1.2 V
Maximum Operating Temperature
+ 100 C
Mounting Style
SMD/SMT
Package / Case
TQFP-100
Minimum Operating Temperature
+ 85 C
Operating Supply Current
58 uA
Factory Pack Quantity
90

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO2-1200ZE-1TG100C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Part Number:
LCMXO2-1200ZE-1TG100CR1
Manufacturer:
Lattice
Quantity:
87
Part Number:
LCMXO2-1200ZE-1TG100CR1
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Slices
Slices 0-3 contain two LUT4s feeding two registers. Slices 0-2 can be configured as distributed memory. Table 2-1
shows the capability of the slices in PFU blocks along with the operation modes they enable. In addition, each PFU
contains logic that allows the LUTs to be combined to perform functions such as LUT5, LUT6, LUT7 and LUT8.
The control logic performs set/reset functions (programmable as synchronous/ asynchronous), clock select, chip-
select and wider RAM/ROM functions.
Table 2-1. Resources and Modes Available per Slice
Figure 2-4 shows an overview of the internal logic of the slice. The registers in the slice can be configured for posi-
tive/negative and edge triggered or level sensitive clocks. All slices have 15 inputs from routing and one from the
carry-chain (from the adjacent slice or PFU). There are seven outputs: six for routing and one to carry-chain (to the
adjacent PFU). Table 2-2 lists the signals associated with Slices 0-3.
Figure 2-4. Slice Diagram
Routing
From
Slice 0
Slice 1
Slice 2
Slice 3
Slice
FXB
FXA
CLK
LSR
M1
M0
CE
C1
D1
C0
D0
A1
B1
A0
B0
For Slices 0 and 1, memory control signals are generated from Slice 2 as follows:
• WCK is CLK
• WRE is from LSR
• DI[3:2] for Slice 1 and DI[1:0] for Slice 0 data from Slice 2
• WAD [A:D] is a 4-bit address from slice 2 LUT input
2 LUT4s and 2 Registers
2 LUT4s and 2 Registers
2 LUT4s and 2 Registers
2 LUT4s and 2 Registers
Memory &
Control
Resources
Signals
FCO To Different Slice/PFU
FCI From
Slice/PFU
Different
LUT4 &
LUT4 &
Carry
Carry
CO
CO
CI
CI
2-3
PFU Block
F/SUM
F/SUM
Logic, Ripple, RAM, ROM
Logic, Ripple, RAM, ROM
Logic, Ripple, RAM, ROM
LUT5
Logic, Ripple, ROM
Mux
Modes
MachXO2 Family Data Sheet
D
D
Flip-flop/
Flip-flop/
Latch
Latch
Slice
Routing
OFX1
F1
Q1
To
OFX0
F0
Q0
Architecture

Related parts for LCMXO2-1200ZE-1TG100C