MT28F800B5WG-8 T Micron Technology Inc, MT28F800B5WG-8 T Datasheet - Page 12

IC FLASH 8MBIT 80NS 48TSOP

MT28F800B5WG-8 T

Manufacturer Part Number
MT28F800B5WG-8 T
Description
IC FLASH 8MBIT 80NS 48TSOP
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT28F800B5WG-8 T

Format - Memory
FLASH
Memory Type
FLASH - Nor
Memory Size
8M (1M x 8 or 512K x 16)
Speed
80ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
48-TSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
COMMAND EXECUTION
ferent operational modes. Each mode allows specific
operations to be performed. Several modes require a
sequence of commands to be written before they are
reached. The following section describes the proper-
ties of each mode, and Table 3 lists all command
sequences required to perform the desired operation.
Read Array
upon power-up and after a RESET. If the device is in
any other mode, READ ARRAY (FFh) must be given to
return to the array read mode. Unlike the WRITE
SETUP command (40h), READ ARRAY does not need
to be given before each individual read access.
IDENTIFY DEVICE
to enter the identify device mode. While the device is
in this mode, any READ produces the device ID when
A0 is HIGH and the manufacturer compatibility ID
when A0 is LOW. The device remains in this mode until
another command is given.
Write Sequence
the array. WRITE SETUP (40h or 10h) is given in the
Table 3:
Notes: 1. Must follow WRITE or ERASE CONFIRM commands to the CEL to enable Flash array READ cycles.
09005aef8075d1ec
MT28F800B5_4.fm - Rev. 4, Pub. 2/2004
COMMANDS
READ ARRAY
IDENTIFY DEVICE
READ STATUS REGISTER
CLEAR STATUS REGISTER
ERASE SETUP/CONFIRM
ERASE SUSPEND/RESUME
WRITE SETUP/WRITE
ALTERNATE WORD/BYTE
WRITE
Commands are issued to bring the device into dif-
The array read mode is the initial state of the device
IDENTIFY DEVICE (90h) may be written to the CEL
Two consecutive cycles are needed to input data to
2. IA = Identify Address: 00h for manufacturer compatibility ID; 01h for device ID.
3. ID = Identify Data.
4. SRD = Status Register Data.
5. BA = Block Address (A12–A19).
6. Addresses are “Don’t Care” in first cycle but must be held stable.
7. WA = Address to be written; WD = Data to be written to WA.
Command Sequences
CYCLES
REQ’D
BUS
1
3
2
1
2
2
2
2
OPERATION
WRITE
WRITE
WRITE
WRITE
WRITE
WRITE
WRITE
WRITE
FIRST CYCLE
SMART 5 BOOT BLOCK FLASH MEMORY
ADDRESS
12
X
X
X
X
X
X
X
X
first cycle. The next cycle is the WRITE, during which
the write address and data are issued and V
brought to V
requires that the RP# pin be brought to V
pin be brought HIGH at the same time V
to V
V
(SR7 = 1).
bit (SR7) is at “0,” and the device does not respond to
any commands. Any READ operation produces the
status register contents on DQ0–DQ7. When the ISM
status bit (SR7) is set to a logic 1, the WRITE has been
completed, and the device enters status register read
mode until another command is given.
aborted except by a RESET or by powering down the
part. Doing either during a WRITE corrupts the data
being written. If only the WRITE SETUP command has
been given, the WRITE may be nullified by performing
a null WRITE. To execute a null WRITE, FFh must be
written when BYTE# is LOW, or FFFFh must be written
when BYTE# is HIGH. When the ISM status bit (SR7)
has been set, the device is in the status register read
mode until another command is issued.
PP
While the ISM executes the WRITE, the ISM status
After the ISM has initiated the WRITE, it cannot be
PPH
must be held at V
DATA OPERATION
Micron Technology, Inc., reserves the right to change products or specifications without notice.
B0h
90h
70h
50h
20h
40h
10h
FFh
. The ISM now begins to write the word or byte.
PPH
WRITE
WRITE
WRITE
WRITE
READ
READ
. Writing to the boot block also
SECOND CYCLE
PPH
until the write is completed
ADDRESS
WA
WA
BA
IA
X
X
©2002 Micron Technology Inc.
DATA
HH
SRD
D0h
D0h
WD
WD
PP
ID
or the WP#
is brought
8Mb
NOTES
2, 3
5, 6
6, 7
6, 7
PP
1
4
is

Related parts for MT28F800B5WG-8 T