PSD834F2-90M STMicroelectronics, PSD834F2-90M Datasheet - Page 55

IC FLASH 2MBIT 90NS 52QFP

PSD834F2-90M

Manufacturer Part Number
PSD834F2-90M
Description
IC FLASH 2MBIT 90NS 52QFP
Manufacturer
STMicroelectronics
Datasheet

Specifications of PSD834F2-90M

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
2M (256K x 8)
Speed
90ns
Interface
Parallel
Voltage - Supply
4.5 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Package / Case
52-QFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-2008

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PSD834F2-90M
Manufacturer:
ROCKCHIP
Quantity:
1 302
Part Number:
PSD834F2-90M
Manufacturer:
ST
Quantity:
490
Part Number:
PSD834F2-90M
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
PSD834F2-90M
Manufacturer:
XILINX
0
Part Number:
PSD834F2-90M
Manufacturer:
ST
0
Part Number:
PSD834F2-90M
Manufacturer:
ST
Quantity:
20 000
Part Number:
PSD834F2-90MI
Manufacturer:
ACTIVE
Quantity:
12 000
Part Number:
PSD834F2-90MI
Manufacturer:
WSI
Quantity:
10
Part Number:
PSD834F2-90MI
Manufacturer:
STMicroelectronics
Quantity:
10 000
Part Number:
PSD834F2-90MI
Manufacturer:
ST
0
Address In Mode
For MCUs that have more than 16 address sig-
nals, the higher addresses can be connected to
Port A, B, C, and D. The address input can be
latched in the Input Macrocell (IMC) by Address
Strobe (ALE/AS, PD0). Any input that is included
in the DPLD equations for the SRAM, or primary or
secondary Flash memory is considered to be an
address input.
Data Port Mode
Port A can be used as a data bus port for a MCU
with a non-multiplexed address/data bus. The
Data Port is connected to the data bus of the MCU.
The general I/O functions are disabled in Port A if
the port is configured as a Data Port.
Figure 27. Peripheral I/O Mode
RD
PSEL0
PSEL1
VM REGISTER BIT 7
WR
Doc ID 10552 Rev 3
PSEL
DATA BUS
Peripheral I/O Mode
Peripheral I/O mode can be used to interface with
external peripherals. In this mode, all of Port A
serves as a tri-state, bi-directional data buffer for
the MCU. Peripheral I/O Mode is enabled by set-
ting Bit 7 of the VM Register to a ’1.’ Figure
shows how Port A acts as a bi-directional buffer for
the MCU data bus if Peripheral I/O Mode is en-
abled. An equation for PSEL0 and/or PSEL1 must
be written in PSDabel. The buffer is tri-stated
when PSEL0 or PSEL1 is not active.
D0 - D7
PSD813F2V, PSD854F2V
PA0 - PA7
AI02886
55/109
27

Related parts for PSD834F2-90M