NCP1631DR2G ON Semiconductor, NCP1631DR2G Datasheet

no-image

NCP1631DR2G

Manufacturer Part Number
NCP1631DR2G
Description
IC CTLR PFC INTERLEAVED 16SOIC
Manufacturer
ON Semiconductor
Datasheet

Specifications of NCP1631DR2G

Mode
Critical Conduction (CRM), Discontinuous Conduction (DCM)
Frequency - Switching
130kHz
Current - Startup
100µA
Voltage - Supply
10 V ~ 15 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NCP1631DR2G
Manufacturer:
ON/安森美
Quantity:
20 000
Part Number:
NCP1631DR2G
0
Company:
Part Number:
NCP1631DR2G
Quantity:
20 000
Company:
Part Number:
NCP1631DR2G
Quantity:
4 500
NCP1631
Interleaved, 2-Phase Power
Factor Controller
PFC applications. Interleaving consists of paralleling two small
stages in lieu of a bigger one, more difficult to design. This approach
has several merits like the ease of implementation, the use of smaller
components or a better distribution of the heating.
Mode that is an efficient and cost−effective technique (no need for
low t
for a significantly reduced current ripple.
features necessary for building robust and compact interleaved PFC
stages, with a minimum of external components.
General Features
Safety Features
*For additional information on our Pb−Free strategy and soldering details, please
© Semiconductor Components Industries, LLC, 2010
April, 2010 − Rev. 2
download the ON Semiconductor Soldering and Mounting Techniques Reference
Manual, SOLDERRM/D.
The NCP1631 integrates a dual MOSFET driver for interleaved
Also, Interleaving extends the power range of Critical Conduction
Housed in a SOIC16 package, the circuit incorporates all the
Phases
Fixed Frequency, Discontinuous Conduction Mode Operation with
Critical Conduction Achievable in Most Stressful Conditions
Load Range
the Bulk Capacitor
Load Efficiency
Turn On
Pin)
Output Over and Under Voltage Protection
Brown−Out Detection with a 50−ms Delay to Help
Meet Hold−up Time Specifications
Soft−Start for Smooth Start−up Operation
Programmable Adjustment of the Maximum Power
Over Current Limitation
Detection of Inrush Currents
Near−Unity Power Factor
Substantial 180° Phase Shift in All Conditions Including Transient
Frequency Clamped Critical Conduction Mode (FCCrM) i.e.,
FCCrM Operation Optimizes the PFC Stage Efficiency Over the
Out−of−phase Control for Low EMI and a Reduced rms Current in
Frequency Fold−back at Low Power to Further Improve the Light
Accurate Zero Current Detection by Auxiliary Winding for Valley
Fast Line / Load Transient Compensation
High Drive Capability: −500 mA / +800 mA
Signal to Indicate that the PFC is Ready for Operation (“pfcOK”
V
CC
rr
diodes). In addition, the NCP1631 drivers are 180° phase shift
Range: from 10 V to 20 V
1
Typical Applications
Computer Power Supplies
LCD / Plasma Flat Panels
All Off Line Appliances Requiring Power Factor
Correction
†For information on tape and reel specifications,
NCP1631DR2G
including part orientation and tape sizes, please
refer to our Tape and Reel Packaging Specification
Brochure, BRD8011/D.
CASE 751B
D SUFFIX
SOIC−16
OVP / UVP
Device
Vcontrol
FFOLD
ZCD2
ORDERING INFORMATION
OSC
A
WL
Y
WW
G
BO
FB
Rt
http://onsemi.com
PIN ASSIGNMENT
= Assembly Location
= Wafer Lot
= Year
= Work Week
= Pb−Free Package
(Pb−Free)
SOIC−16
Package
(Top View)
1
Publication Order Number:
MARKING DIAGRAM
AWLYWWG
NCP1631G
2500 / Tape & Reel
ZCD1
REF5V/pfcOK
DRV1
GND
Vcc
DRV2
Latch
CS
Shipping
NCP1631/D

Related parts for NCP1631DR2G

NCP1631DR2G Summary of contents

Page 1

... OSC Vcontrol FFOLD BO OVP / UVP (Top View) ORDERING INFORMATION Device Package NCP1631DR2G SOIC−16 (Pb−Free) †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Typical Applications • Computer Power Supplies • ...

Page 2

R R bo1 ovp1 OVP in Ac lin bo2 ovp2 EMI Filter Cin Table 1. MAXIMUM RATINGS TABLE Symbol V Maximum Power Supply Voltage Continuous CC(MAX) V Maximum Input Voltage on Low Power Pins MAX V V ...

Page 3

Table 2. TYPICAL ELECTRICAL CHARACTERISTICS TABLE (Conditions pin7 pin10 Characteristics STARTUP AND SUPPLY CIRCUITS Supply Voltage Startup Threshold Minimum Operating Voltage Hysteresis V – V CC(on) CC(off) Internal Logic Reset ...

Page 4

Table 2. TYPICAL ELECTRICAL CHARACTERISTICS TABLE (Conditions pin7 pin10 Characteristics GATE DRIVE Fall Time DRV1 DRV2 REGULATION BLOCK Feedback Voltage Reference Error Amplifier Source Current Capability Error Amplifier Sink Current ...

Page 5

Table 2. TYPICAL ELECTRICAL CHARACTERISTICS TABLE (Conditions pin7 pin10 Characteristics ZERO VOLTAGE DETECTION CIRCUIT (valid for ZCD1 and ZCD2) Input Clamp Voltage High State Low State Internal Input Capacitance (Note ...

Page 6

Table 3. DETAILED PIN DESCRIPTION Pin Number Name 1 ZCD2 This is the zero current detection pin for phase 2 of the interleaved PFC stage. Apply the voltage from an auxiliary winding to detect the core reset of the inductor ...

Page 7

Vout low detect − 0.955*Vref + Error Amplifier ± − Vref + OVLflag1 Vcontrol pfcOK I FF Generation of the oscillator charge current FFOLD function of V REGUL (frequency fold−back) ...

Page 8

Detailed Operating Description The NCP1631 integrates a dual MOSFET driver for interleaved, 2−phase PFC applications. It drives the two branches in so−called Frequency Clamped Critical conduction Mode (FCCrM) where each phase operates in Critical conduction Mode (CrM) in the most ...

Page 9

Figure 3. DCM and CRM Operation Within a Sinusoid Cycle for One Branch NCP1631 On−time Modulation Let’s study the ac line current absorbed by one phase of the interleaved PFC converter. The current waveform of the inductor (L) during one ...

Page 10

Given the regulation low bandwidth of the PFC systems and then (V ) are slow varying signals. CONTROL REGUL Hence, the line current absorbed by each phase is in(phase1) in(phase2) C where: ...

Page 11

Figure 8. Input Voltage and On−time vs. Time (example with F Regulation Block and Low Output Voltage Detection A trans−conductance error amplifier with access to the inverting input and ...

Page 12

Provided the low bandwidth of the regulation loop, sharp variations of the load, may result in excessive over and under−shoots. Over−shoots are limited by the Over− Voltage Protection (see OVP section). To contain the under−shoots, an internal comparator monitors the ...

Page 13

Figure 12. Zero Current Detection Timing Diagram (V AUX Current Sense The NCP1631 is designed to monitor a negative voltage proportional to total input current, i.e., the current drawn by the two interleaved branches (I in Figure 13, a current ...

Page 14

If the MOSFET turns on during this severe transient, it may be over−stressed and finally damaged. That is why, the NCP1631 permanently monitors the input current and delays ...

Page 15

The double feed−back configuration offers some up−graded safety level as it protects the PFC stage even if there is a failure of one of the two feed−back arrangements. However, if wished, one single feed−back arrangement is possible as portrayed by ...

Page 16

However, the coil current can possibly be non zero when the clock signal turns high. The circuit would enter Continuous Conduction Mode (CCM) if the MOSFET turned on in that moment. In order to avoid CCM operation, the clock ...

Page 17

Figure 17. Typical Waveforms (T Frequency Foldback In addition, the circuit features the frequency fold−back function to improve the light load efficiency. Practically, the oscillator charge and discharge currents ( Figure 16) are not constant but dependent on ...

Page 18

OSC OSC(nom) V REGUL f + OSC Let’s illustrate this operation on an example the control signal that varies between 0 and REGUL 1. 1.66 V) corresponding to the ...

Page 19

Brown−Out Protection The brown−out pin receives a portion of the input voltage (V the ac line ripple so that a voltage proportional to the average value line bo1 Filter ...

Page 20

The 7−mA current source is enabled that lowers the pin7 voltage for hysteresis purpose. A short delay ( added to get sure that these three delay actions are properly done before the PFC driver is disabled and ...

Page 21

Internal Thermal Shutdown TSD Fault management When any of the following faults is detected: − brown−out (“BO_NOK”) − Under−Voltage Protection (“UVP”) − Latch−off condition (“Stdwn”) − Die over−temperature (“TSD”) − Too low current sourced by the R t − “UVLO” ...

Page 22

Figure 21. Start−up and Brown Out Conditions http://onsemi.com 22 ...

Page 23

... SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303− ...

Related keywords