ISL6263CRZ Intersil, ISL6263CRZ Datasheet - Page 9

IC VREG CORE 5BIT 1PHASE 32-QFN

ISL6263CRZ

Manufacturer Part Number
ISL6263CRZ
Description
IC VREG CORE 5BIT 1PHASE 32-QFN
Manufacturer
Intersil
Datasheet

Specifications of ISL6263CRZ

Applications
Converter, Intel IMVP-6
Voltage - Input
5 ~ 25 V
Number Of Outputs
1
Voltage - Output
0.41 ~ 1.29 V
Operating Temperature
-10°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
32-VQFN Exposed Pad, 32-HVQFN, 32-SQFN, 32-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL6263CRZ
Manufacturer:
INTERSIL
Quantity:
20 000
BOOT (Pin 17) - Input power supply for the high-side
MOSFET gate driver. Connect an MLCC bootstrap capacitor
from the BOOT pin to the PHASE pin.
UGATE (Pin 18) - High-side MOSFET gate driver output.
Connect to the gate of the high-side MOSFET.
PHASE (Pin 19) - Current return path for the UGATE high-
side MOSFET gate driver. Detects the polarity of the PHASE
node voltage for diode emulation. Connect the PHASE pin to
the drains of the low-side MOSFETs.
PGND (Pin 20) - Current return path for the LGATE low-side
MOSFET gate driver. The PGND pin only conducts current
when LGATE pulls down. Connect the PGND pin to the
sources of the low-side MOSFETs.
LGATE (Pin 21) - Low-side MOSFET gate driver output.
Connect to the gate of the low-side MOSFET.
PVCC (Pin 22) - Input power supply for the low-side
MOSFET gate driver, and the high-side MOSFET gate
driver, via the internal bootstrap diode connected between
the PVCC and BOOT pins. Connect to +5VDC and decouple
with at least 1µF of an MLCC capacitor from the PVCC pin to
the PGND pin.
VID0:VID4 (Pin 23:Pin 27) - Voltage identification inputs.
VID0 input is the least significant bit (LSB) and VID4 input is
the most significant bit (MSB).
I2UA (Pin 28) - Output of an internal 2µA current source.
Connect a 20kΩ resistor from the I2UA pin to the VSS pin.
VR_ON (Pin 29) - A high logic signal on this pin enables the
converter and a low logic signal disables the converter.
AF_EN (Pin 30) - A high logic signal on this pin enables the
audible frequency filter. A low logic signal on this pin
disables the audible frequency filter and improves the
converter efficiency.
PGOOD (Pin 31) - The PGOOD pin is an open-drain output
that indicates when the converter is able to supply regulated
voltage. Connect the PGOOD pin to a maximum of 5V
through a pull-up resistor.
FDE (Pin 32) - A low logic state on this pin confines the
availability of diode emulation mode to Render Suspend VID
states only. A high logic state on this pin enables diode
emulation for all VID states.
9
ISL6263
RENDER
MODE
TABLE 2. VID TABLE FOR INTEL IMVP-6+ V
TABLE 1. FDE AND AF_EN STATE TABLE
CORE
FDE
VID4
0
1
0
1
0
1
0
1
x
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
VID3
AF_EN
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
x
0
0
1
1
0
0
1
1
VID2
x
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
CCM/DCM
CCM/DCM
CCM/DCM
CCM/DCM
CCM/DCM
CCM/DCM
MODE
PWM
CCM
CCM
VID1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
x
Δ
VID0
+33%
+33%
None
None
CCGFX
x
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
V
x
x
x
x
W
June 10, 2010
V
1.28750
1.26175
1.23600
1.21025
1.18450
1.15875
1.13300
1.10725
1.08150
1.05575
1.03000
1.00425
0.97850
0.95275
0.92700
0.90125
0.87550
0.84975
FILTER
AUDIO
CCGFX
(V)
FN9213.2
On
Off
Off
Off
0
x
x
x
x

Related parts for ISL6263CRZ