MT9VDDF6472G-40BD3 Micron Technology Inc, MT9VDDF6472G-40BD3 Datasheet - Page 26

no-image

MT9VDDF6472G-40BD3

Manufacturer Part Number
MT9VDDF6472G-40BD3
Description
MODULE DDR SDRAM 512MB 184-DIMM
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT9VDDF6472G-40BD3

Memory Type
DDR SDRAM
Memory Size
512MB
Speed
200MHz
Package / Case
184-DIMM
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
557-1132
Table 20: Serial Presence-Detect EEPROM DC Operating Conditions
All voltages referenced to V
Table 21: Serial Presence-Detect EEPROM AC Operating Conditions
All voltages referenced to V
NOTE:
pdf: 09005aef80f6ab6a, source: 09005aef80f6ab23
DDAF9C32_64x72G.fm - Rev. C 9/04 EN
PARAMETER/CONDITION
PARAMETER/CONDITION
Supply Voltage
Input High Voltage: Logic 1; All inputs
Input Low Voltage: Logic 0; All inputs
Output Low Voltage: I
Input Leakage Current: V
Output Leakage Current: V
Standby Current:
Power Supply Current, READ: SCL clock frequency = 100 KHz
Powr Supply Current, WRITE: SCL clock frequency = 100 KHz
SCL LOW to SDA data-out valid
Time the bus must be free before a new transition can start
Data-out hold time
SDA and SCL fall time
Data-in hold time
Start condition hold time
Clock HIGH period
Noise suppression time constant at SCL, SDA inputs
Clock LOW period
SDA and SCL rise time
SCL clock frequency
Data-in setup time
Start condition setup time
Stop condition setup time
WRITE cycle time
1. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL = 1 and the falling or rising edge
2. This parameter is sampled.
3. For a reSTART condition, or following a WRITE cycle.
4. The SPD EEPROM WRITE cycle time (
of SDA.
EEPROM internal erase/program cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA
remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address.
OUT
IN
= 3mA
OUT
SS
SS
= GND to V
; V
; V
= GND to V
DDSPD
DDSPD
= +2.3V to +3.6V
= +2.3V to +3.6V
DD
t
WRC) is the time from a valid stop condition of a write sequence to the end of the
DD
256MB, 512MB (x72, ECC, SR) PC3200
26
SYMBOL
V
DDSPD
I
V
I
V
V
I
CC
I
CC
I
LO
SB
OL
LI
IH
IL
Micron Technology, Inc., reserves the right to change products or specifications without notice.
W
R
184-PIN DDR SDRAM RDIMM
SYMBOL
t
t
t
t
t
HD:DAT
HD:STA
SU:DAT
SU:STA
SU:STO
t
t
t
t
HIGH
LOW
f
WRC
t
t
BUF
SCL
AA
DH
t
t
t
F
R
I
V
DDSPD X
MIN
0.10
0.05
-0.6
2.3
1.6
0.4
2
MIN
200
100
0.2
1.3
0.6
0.6
1.3
0.6
0.6
0.7
0
©2004 Micron Technology, Inc. All rights reserved.
MAX
V
V
400
300
0.9
0.3
50
10
DDSPD
DDSPD
MAX
3.6
0.4
3
3
4
1
3
+ 0.5
UNITS
x 0.3
KHz
ms
µs
µs
ns
ns
µs
µs
µs
ns
µs
µs
ns
µs
µs
NOTES
UNITS
mA
mA
µA
µA
µA
V
V
V
V
1
2
2
3
4

Related parts for MT9VDDF6472G-40BD3